blob: 2476078a032f67459a636aac175c4c04ecf8f100 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhouse44d1b982008-06-05 22:46:18 -07004 * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
28/* Scan and identify a NAND device */
29extern int nand_scan (struct mtd_info *mtd, int max_chips);
David Woodhouse3b85c322006-09-25 17:06:53 +010030/* Separate phases of nand_scan(), allowing board driver to intervene
31 * and override command or ECC setup according to flash type */
32extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
33extern int nand_scan_tail(struct mtd_info *mtd);
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* Free resources held by the NAND device */
36extern void nand_release (struct mtd_info *mtd);
37
David Woodhouseb77d95c2006-09-25 21:58:50 +010038/* Internal helper for board drivers which need to override command function */
39extern void nand_wait_ready(struct mtd_info *mtd);
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* The maximum number of NAND chips in an array */
42#define NAND_MAX_CHIPS 8
43
44/* This constant declares the max. oobsize / page, which
45 * is supported now. If you add a chip with bigger oobsize/page
46 * adjust this accordingly.
47 */
Thomas Gleixner81ec5362007-12-12 17:27:03 +010048#define NAND_MAX_OOBSIZE 128
49#define NAND_MAX_PAGESIZE 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020053 *
54 * These are bits which can be or'ed to set/clear multiple
55 * bits in one go.
56 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020058#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020060#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020062#define NAND_ALE 0x04
63
64#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
65#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
66#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/*
69 * Standard NAND flash commands
70 */
71#define NAND_CMD_READ0 0
72#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020073#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NAND_CMD_PAGEPROG 0x10
75#define NAND_CMD_READOOB 0x50
76#define NAND_CMD_ERASE1 0x60
77#define NAND_CMD_STATUS 0x70
78#define NAND_CMD_STATUS_MULTI 0x71
79#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020080#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define NAND_CMD_READID 0x90
82#define NAND_CMD_ERASE2 0xd0
83#define NAND_CMD_RESET 0xff
84
85/* Extended commands for large page devices */
86#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020087#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define NAND_CMD_CACHEDPROG 0x15
89
David A. Marlin28a48de2005-01-17 18:29:21 +000090/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000091/*
92 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +000093 * there is no way to distinguish that from NAND_CMD_READ0
94 * until the remaining sequence of commands has been completed
95 * so add a high order bit and mask it off in the command.
96 */
97#define NAND_CMD_DEPLETE1 0x100
98#define NAND_CMD_DEPLETE2 0x38
99#define NAND_CMD_STATUS_MULTI 0x71
100#define NAND_CMD_STATUS_ERROR 0x72
101/* multi-bank error status (banks 0-3) */
102#define NAND_CMD_STATUS_ERROR0 0x73
103#define NAND_CMD_STATUS_ERROR1 0x74
104#define NAND_CMD_STATUS_ERROR2 0x75
105#define NAND_CMD_STATUS_ERROR3 0x76
106#define NAND_CMD_STATUS_RESET 0x7f
107#define NAND_CMD_STATUS_CLEAR 0xff
108
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200109#define NAND_CMD_NONE -1
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/* Status bits */
112#define NAND_STATUS_FAIL 0x01
113#define NAND_STATUS_FAIL_N1 0x02
114#define NAND_STATUS_TRUE_READY 0x20
115#define NAND_STATUS_READY 0x40
116#define NAND_STATUS_WP 0x80
117
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000118/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 * Constants for ECC_MODES
120 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200121typedef enum {
122 NAND_ECC_NONE,
123 NAND_ECC_SOFT,
124 NAND_ECC_HW,
125 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700126 NAND_ECC_HW_OOB_FIRST,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200127} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129/*
130 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000131 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132/* Reset Hardware ECC for read */
133#define NAND_ECC_READ 0
134/* Reset Hardware ECC for write */
135#define NAND_ECC_WRITE 1
136/* Enable Hardware ECC before syndrom is read back from flash */
137#define NAND_ECC_READSYN 2
138
David A. Marlin068e3c02005-01-24 03:07:46 +0000139/* Bit mask for flags passed to do_nand_read_ecc */
140#define NAND_GET_DEVICE 0x80
141
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Option constants for bizarre disfunctionality and real
144* features
145*/
146/* Chip can not auto increment pages */
147#define NAND_NO_AUTOINCR 0x00000001
148/* Buswitdh is 16 bit */
149#define NAND_BUSWIDTH_16 0x00000002
150/* Device supports partial programming without padding */
151#define NAND_NO_PADDING 0x00000004
152/* Chip has cache program function */
153#define NAND_CACHEPRG 0x00000008
154/* Chip has copy back function */
155#define NAND_COPYBACK 0x00000010
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000156/* AND Chip which has 4 banks and a confusing page / block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 * assignment. See Renesas datasheet for further information */
158#define NAND_IS_AND 0x00000020
159/* Chip has a array of 4 pages which can be read without
160 * additional ready /busy waits */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000161#define NAND_4PAGE_ARRAY 0x00000040
David A. Marlin28a48de2005-01-17 18:29:21 +0000162/* Chip requires that BBT is periodically rewritten to prevent
163 * bits from adjacent blocks from 'leaking' in altering data.
164 * This happens with the Renesas AG-AND chips, possibly others. */
165#define BBT_AUTO_REFRESH 0x00000080
Thomas Gleixner7a306012006-05-25 09:50:16 +0200166/* Chip does not require ready check on read. True
167 * for all large page devices, as they do not support
168 * autoincrement.*/
169#define NAND_NO_READRDY 0x00000100
Thomas Gleixner29072b92006-09-28 15:38:36 +0200170/* Chip does not allow subpage writes */
171#define NAND_NO_SUBPAGE_WRITE 0x00000200
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174/* Options valid for Samsung large page devices */
175#define NAND_SAMSUNG_LP_OPTIONS \
176 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
177
178/* Macros to identify the above */
179#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
180#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
181#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
182#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Alexey Korolev96d8b642008-07-29 13:54:11 +0100183/* Large page NAND with SOFT_ECC should support subpage reads */
184#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
185 && (chip->page_shift > 9))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187/* Mask to zero out the chip options, which come from the id table */
188#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
189
190/* Non chip related options */
191/* Use a flash based bad block table. This option is passed to the
192 * default bad block table function. */
193#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000194/* This option skips the bbt scan during initialization. */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200195#define NAND_SKIP_BBTSCAN 0x00020000
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100196/* This option is defined if the board driver allocates its own buffers
197 (e.g. because it needs them DMA-coherent */
198#define NAND_OWN_BUFFERS 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200200/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200201#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Thomas Gleixner29072b92006-09-28 15:38:36 +0200203/* Cell info constants */
204#define NAND_CI_CHIPNR_MSK 0x03
205#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207/* Keep gcc happy */
208struct nand_chip;
209
210/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700211 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000212 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 * @active: the mtd device which holds the controller currently
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100214 * @wq: wait queue to sleep on if a NAND operation is in progress
215 * used instead of the per chip wait queue when a hw controller is available
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 */
217struct nand_hw_control {
218 spinlock_t lock;
219 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100220 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
223/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200224 * struct nand_ecc_ctrl - Control structure for ecc
225 * @mode: ecc mode
226 * @steps: number of ecc steps per page
227 * @size: data bytes per ecc step
228 * @bytes: ecc bytes per step
Thomas Gleixner9577f442006-05-25 10:04:31 +0200229 * @total: total number of ecc bytes per page
230 * @prepad: padding information for syndrome based ecc generators
231 * @postpad: padding information for syndrome based ecc generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700232 * @layout: ECC layout control struct pointer
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200233 * @hwctl: function to control hardware ecc generator. Must only
234 * be provided if an hardware ECC is available
235 * @calculate: function for ecc calculation or readback from ecc hardware
236 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100237 * @read_page_raw: function to read a raw page without ECC
238 * @write_page_raw: function to write a raw page without ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200239 * @read_page: function to read a page according to the ecc generator requirements
Alexey Korolev17c1d2b2008-08-20 22:32:08 +0100240 * @read_subpage: function to read parts of the page covered by ECC.
Thomas Gleixner9577f442006-05-25 10:04:31 +0200241 * @write_page: function to write a page according to the ecc generator requirements
Randy Dunlap844d3b42006-06-28 21:48:27 -0700242 * @read_oob: function to read chip OOB data
243 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200244 */
245struct nand_ecc_ctrl {
246 nand_ecc_modes_t mode;
247 int steps;
248 int size;
249 int bytes;
Thomas Gleixner9577f442006-05-25 10:04:31 +0200250 int total;
251 int prepad;
252 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200253 struct nand_ecclayout *layout;
Thomas Gleixner9a57d472006-05-23 15:58:23 +0200254 void (*hwctl)(struct mtd_info *mtd, int mode);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200255 int (*calculate)(struct mtd_info *mtd,
256 const uint8_t *dat,
257 uint8_t *ecc_code);
258 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
259 uint8_t *read_ecc,
260 uint8_t *calc_ecc);
David Woodhouse956e9442006-09-25 17:12:39 +0100261 int (*read_page_raw)(struct mtd_info *mtd,
262 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700263 uint8_t *buf, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100264 void (*write_page_raw)(struct mtd_info *mtd,
265 struct nand_chip *chip,
266 const uint8_t *buf);
Thomas Gleixner9577f442006-05-25 10:04:31 +0200267 int (*read_page)(struct mtd_info *mtd,
268 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700269 uint8_t *buf, int page);
Alexey Korolev3d459552008-05-15 17:23:18 +0100270 int (*read_subpage)(struct mtd_info *mtd,
271 struct nand_chip *chip,
272 uint32_t offs, uint32_t len,
273 uint8_t *buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200274 void (*write_page)(struct mtd_info *mtd,
Thomas Gleixner9577f442006-05-25 10:04:31 +0200275 struct nand_chip *chip,
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200276 const uint8_t *buf);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200277 int (*read_oob)(struct mtd_info *mtd,
278 struct nand_chip *chip,
279 int page,
280 int sndcmd);
281 int (*write_oob)(struct mtd_info *mtd,
282 struct nand_chip *chip,
283 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200284};
285
286/**
287 * struct nand_buffers - buffer structure for read/write
288 * @ecccalc: buffer for calculated ecc
289 * @ecccode: buffer for ecc read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200290 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200291 *
292 * Do not change the order of buffers. databuf and oobrbuf must be in
293 * consecutive order.
294 */
295struct nand_buffers {
296 uint8_t ecccalc[NAND_MAX_OOBSIZE];
297 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100298 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200299};
300
301/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 * struct nand_chip - NAND Private Flash Chip Data
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000303 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
304 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
308 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
309 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
310 * @select_chip: [REPLACEABLE] select chip nr
311 * @block_bad: [REPLACEABLE] check, if the block is bad
312 * @block_markbad: [REPLACEABLE] mark the block bad
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200313 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
314 * ALE/CLE/nCE. Also used to write command and address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
316 * If set to NULL no access to ready/busy is available and the ready/busy information
317 * is read from the chip status register
318 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
319 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200320 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700321 * @buffers: buffer structure for read/write
322 * @hwcontrol: platform-specific hardware control structure
323 * @ops: oob operation operands
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
325 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200327 * @state: [INTERN] the current state of the NAND device
Randy Dunlap844d3b42006-06-28 21:48:27 -0700328 * @oob_poi: poison value buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 * @page_shift: [INTERN] number of address bits in a page (column address bits)
330 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
331 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
332 * @chip_shift: [INTERN] number of address bits in one chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
334 * special functionality. See the defines for further explanation
335 * @badblockpos: [INTERN] position of the bad block marker in the oob area
Randy Dunlap552a8272007-02-05 16:28:59 -0800336 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 * @numchips: [INTERN] number of physical chips
338 * @chipsize: [INTERN] the size of one chip for multichip arrays
339 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
340 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
Thomas Gleixner29072b92006-09-28 15:38:36 +0200341 * @subpagesize: [INTERN] holds the subpagesize
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200342 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 * @bbt: [INTERN] bad block table pointer
344 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
345 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000346 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200347 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
348 * which is shared among multiple independend devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 * @priv: [OPTIONAL] pointer to private chip date
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000350 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
David A. Marlin068e3c02005-01-24 03:07:46 +0000351 * (determine if errors are correctable)
Randy Dunlap351edd22006-10-29 22:46:40 -0800352 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355struct nand_chip {
356 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200357 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000358
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200359 uint8_t (*read_byte)(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 u16 (*read_word)(struct mtd_info *mtd);
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200361 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
362 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
363 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 void (*select_chip)(struct mtd_info *mtd, int chip);
365 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
366 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200367 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
368 unsigned int ctrl);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200369 int (*dev_ready)(struct mtd_info *mtd);
370 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200371 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 void (*erase_cmd)(struct mtd_info *mtd, int page);
373 int (*scan_bbt)(struct mtd_info *mtd);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200374 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100375 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
376 const uint8_t *buf, int page, int cached, int raw);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200377
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200378 int chip_delay;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200379 unsigned int options;
380
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200381 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 int phys_erase_shift;
383 int bbt_erase_shift;
384 int chip_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 int numchips;
Adrian Hunter69423d92008-12-10 13:37:21 +0000386 uint64_t chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 int pagemask;
388 int pagebuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +0200389 int subpagesize;
390 uint8_t cellinfo;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200391 int badblockpos;
392
Alessandro Rubini30631cb2009-09-20 23:28:14 +0200393 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200394
395 uint8_t *oob_poi;
396 struct nand_hw_control *controller;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200397 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200398
399 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100400 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200401 struct nand_hw_control hwcontrol;
402
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200403 struct mtd_oob_ops ops;
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 uint8_t *bbt;
406 struct nand_bbt_descr *bbt_td;
407 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 void *priv;
412};
413
414/*
415 * NAND Flash Manufacturer ID Codes
416 */
417#define NAND_MFR_TOSHIBA 0x98
418#define NAND_MFR_SAMSUNG 0xec
419#define NAND_MFR_FUJITSU 0x04
420#define NAND_MFR_NATIONAL 0x8f
421#define NAND_MFR_RENESAS 0x07
422#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200423#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700424#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500425#define NAND_MFR_AMD 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
427/**
428 * struct nand_flash_dev - NAND Flash Device ID Structure
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200429 * @name: Identify the device type
430 * @id: device ID code
431 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000432 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 * and the eraseize are determined from the
434 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200435 * @erasesize: Size of an erase block in the flash device.
436 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 * @options: Bitfield to store chip relevant options
438 */
439struct nand_flash_dev {
440 char *name;
441 int id;
442 unsigned long pagesize;
443 unsigned long chipsize;
444 unsigned long erasesize;
445 unsigned long options;
446};
447
448/**
449 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
450 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200451 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452*/
453struct nand_manufacturers {
454 int id;
455 char * name;
456};
457
458extern struct nand_flash_dev nand_flash_ids[];
459extern struct nand_manufacturers nand_manuf_ids[];
460
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200461extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
462extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
463extern int nand_default_bbt(struct mtd_info *mtd);
464extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
465extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
466 int allowbbt);
467extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
468 size_t * retlen, uint8_t * buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Thomas Gleixner41796c22006-05-23 11:38:59 +0200470/**
471 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200472 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700473 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200474 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200475 * @partitions: mtd partition list
476 * @chip_delay: R/B delay value in us
477 * @options: Option flags, e.g. 16bit buswidth
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200478 * @ecclayout: ecc layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400479 * @part_probe_types: NULL-terminated array of probe types
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700480 * @set_parts: platform specific function to set partitions
Thomas Gleixner41796c22006-05-23 11:38:59 +0200481 * @priv: hardware controller specific settings
482 */
483struct platform_nand_chip {
484 int nr_chips;
485 int chip_offset;
486 int nr_partitions;
487 struct mtd_partition *partitions;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200488 struct nand_ecclayout *ecclayout;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200489 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200490 unsigned int options;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400491 const char **part_probe_types;
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700492 void (*set_parts)(uint64_t size,
493 struct platform_nand_chip *chip);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200494 void *priv;
495};
496
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700497/* Keep gcc happy */
498struct platform_device;
499
Thomas Gleixner41796c22006-05-23 11:38:59 +0200500/**
501 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700502 * @probe: platform specific function to probe/setup hardware
503 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200504 * @hwcontrol: platform specific hardware control structure
505 * @dev_ready: platform specific function to read ready/busy pin
506 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400507 * @cmd_ctrl: platform specific function for controlling
508 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100509 * @write_buf: platform specific function for write buffer
510 * @read_buf: platform specific function for read buffer
Randy Dunlap844d3b42006-06-28 21:48:27 -0700511 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200512 *
513 * All fields are optional and depend on the hardware driver requirements
514 */
515struct platform_nand_ctrl {
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700516 int (*probe)(struct platform_device *pdev);
517 void (*remove)(struct platform_device *pdev);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200518 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
519 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200520 void (*select_chip)(struct mtd_info *mtd, int chip);
Vitaly Wool972edcb2007-05-06 18:46:57 +0400521 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
522 unsigned int ctrl);
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100523 void (*write_buf)(struct mtd_info *mtd,
524 const uint8_t *buf, int len);
525 void (*read_buf)(struct mtd_info *mtd,
526 uint8_t *buf, int len);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200527 void *priv;
528};
529
Vitaly Wool972edcb2007-05-06 18:46:57 +0400530/**
531 * struct platform_nand_data - container structure for platform-specific data
532 * @chip: chip level chip structure
533 * @ctrl: controller level device structure
534 */
535struct platform_nand_data {
536 struct platform_nand_chip chip;
537 struct platform_nand_ctrl ctrl;
538};
539
Thomas Gleixner41796c22006-05-23 11:38:59 +0200540/* Some helpers to access the data structures */
541static inline
542struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
543{
544 struct nand_chip *chip = mtd->priv;
545
546 return chip->priv;
547}
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549#endif /* __LINUX_MTD_NAND_H */