blob: 272409c806198740f8e76c9d0607020d553b8d3f [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
Zhu Yib481de92007-09-25 17:54:57 -070039
Assaf Krauss6bc913b2008-03-11 16:17:18 -070040#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070042#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070043#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070044#include "iwl-helpers.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070045#include "iwl-calib.h"
Tomas Winkler5083e562008-05-29 16:35:15 +080046#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070047
Tomas Winkler630fe9b2008-06-12 09:47:08 +080048static int iwl4965_send_tx_power(struct iwl_priv *priv);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +080049static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
Tomas Winkler630fe9b2008-06-12 09:47:08 +080050
Reinette Chatrea0987a82008-12-02 12:14:06 -080051/* Highest firmware API version supported */
52#define IWL4965_UCODE_API_MAX 2
53
54/* Lowest firmware API version supported */
55#define IWL4965_UCODE_API_MIN 2
56
57#define IWL4965_FW_PRE "iwlwifi-4965-"
58#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
59#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
Tomas Winklerd16dc482008-07-11 11:53:38 +080060
61
Assaf Krauss1ea87392008-03-18 14:57:50 -070062/* module parameters */
63static struct iwl_mod_params iwl4965_mod_params = {
Emmanuel Grumbach038669e2008-04-23 17:15:04 -070064 .num_of_queues = IWL49_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +080065 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
Assaf Krauss1ea87392008-03-18 14:57:50 -070066 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +080067 .restart_fw = 1,
Assaf Krauss1ea87392008-03-18 14:57:50 -070068 /* the rest are 0 by default */
69};
70
Tomas Winkler57aab752008-04-14 21:16:03 -070071/* check contents of special bootstrap uCode SRAM */
72static int iwl4965_verify_bsm(struct iwl_priv *priv)
73{
74 __le32 *image = priv->ucode_boot.v_addr;
75 u32 len = priv->ucode_boot.len;
76 u32 reg;
77 u32 val;
78
Tomas Winklere1623442009-01-27 14:27:56 -080079 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070080
81 /* verify BSM SRAM contents */
82 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
83 for (reg = BSM_SRAM_LOWER_BOUND;
84 reg < BSM_SRAM_LOWER_BOUND + len;
85 reg += sizeof(u32), image++) {
86 val = iwl_read_prph(priv, reg);
87 if (val != le32_to_cpu(*image)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +080088 IWL_ERR(priv, "BSM uCode verification failed at "
Tomas Winkler57aab752008-04-14 21:16:03 -070089 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
90 BSM_SRAM_LOWER_BOUND,
91 reg - BSM_SRAM_LOWER_BOUND, len,
92 val, le32_to_cpu(*image));
93 return -EIO;
94 }
95 }
96
Tomas Winklere1623442009-01-27 14:27:56 -080097 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070098
99 return 0;
100}
101
102/**
103 * iwl4965_load_bsm - Load bootstrap instructions
104 *
105 * BSM operation:
106 *
107 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
108 * in special SRAM that does not power down during RFKILL. When powering back
109 * up after power-saving sleeps (or during initial uCode load), the BSM loads
110 * the bootstrap program into the on-board processor, and starts it.
111 *
112 * The bootstrap program loads (via DMA) instructions and data for a new
113 * program from host DRAM locations indicated by the host driver in the
114 * BSM_DRAM_* registers. Once the new program is loaded, it starts
115 * automatically.
116 *
117 * When initializing the NIC, the host driver points the BSM to the
118 * "initialize" uCode image. This uCode sets up some internal data, then
119 * notifies host via "initialize alive" that it is complete.
120 *
121 * The host then replaces the BSM_DRAM_* pointer values to point to the
122 * normal runtime uCode instructions and a backup uCode data cache buffer
123 * (filled initially with starting data values for the on-board processor),
124 * then triggers the "initialize" uCode to load and launch the runtime uCode,
125 * which begins normal operation.
126 *
127 * When doing a power-save shutdown, runtime uCode saves data SRAM into
128 * the backup data cache in DRAM before SRAM is powered down.
129 *
130 * When powering back up, the BSM loads the bootstrap program. This reloads
131 * the runtime uCode instructions and the backup data cache into SRAM,
132 * and re-launches the runtime uCode from where it left off.
133 */
134static int iwl4965_load_bsm(struct iwl_priv *priv)
135{
136 __le32 *image = priv->ucode_boot.v_addr;
137 u32 len = priv->ucode_boot.len;
138 dma_addr_t pinst;
139 dma_addr_t pdata;
140 u32 inst_len;
141 u32 data_len;
142 int i;
143 u32 done;
144 u32 reg_offset;
145 int ret;
146
Tomas Winklere1623442009-01-27 14:27:56 -0800147 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700148
Wey-Yi Guy34a66de2009-07-17 09:30:23 -0700149 priv->ucode_type = UCODE_INIT;
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +0800150
Tomas Winkler57aab752008-04-14 21:16:03 -0700151 /* make sure bootstrap program is no larger than BSM's SRAM size */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800152 if (len > IWL49_MAX_BSM_SIZE)
Tomas Winkler57aab752008-04-14 21:16:03 -0700153 return -EINVAL;
154
155 /* Tell bootstrap uCode where to find the "Initialize" uCode
156 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
Tomas Winkler2d878892008-05-29 16:34:51 +0800157 * NOTE: iwl_init_alive_start() will replace these values,
Tomas Winkler57aab752008-04-14 21:16:03 -0700158 * after the "initialize" uCode has run, to point to
Tomas Winkler2d878892008-05-29 16:34:51 +0800159 * runtime/protocol instructions and backup data cache.
160 */
Tomas Winkler57aab752008-04-14 21:16:03 -0700161 pinst = priv->ucode_init.p_addr >> 4;
162 pdata = priv->ucode_init_data.p_addr >> 4;
163 inst_len = priv->ucode_init.len;
164 data_len = priv->ucode_init_data.len;
165
Tomas Winkler57aab752008-04-14 21:16:03 -0700166 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
167 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
168 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
169 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
170
171 /* Fill BSM memory with bootstrap instructions */
172 for (reg_offset = BSM_SRAM_LOWER_BOUND;
173 reg_offset < BSM_SRAM_LOWER_BOUND + len;
174 reg_offset += sizeof(u32), image++)
175 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
176
177 ret = iwl4965_verify_bsm(priv);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700178 if (ret)
Tomas Winkler57aab752008-04-14 21:16:03 -0700179 return ret;
Tomas Winkler57aab752008-04-14 21:16:03 -0700180
181 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
182 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800183 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
Tomas Winkler57aab752008-04-14 21:16:03 -0700184 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
185
186 /* Load bootstrap code into instruction SRAM now,
187 * to prepare to load "initialize" uCode */
188 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
189
190 /* Wait for load of bootstrap uCode to finish */
191 for (i = 0; i < 100; i++) {
192 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
193 if (!(done & BSM_WR_CTRL_REG_BIT_START))
194 break;
195 udelay(10);
196 }
197 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -0800198 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Tomas Winkler57aab752008-04-14 21:16:03 -0700199 else {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800200 IWL_ERR(priv, "BSM write did not complete!\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700201 return -EIO;
202 }
203
204 /* Enable future boot loads whenever power management unit triggers it
205 * (e.g. when powering back up after power-save shutdown) */
206 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
207
Tomas Winkler57aab752008-04-14 21:16:03 -0700208
209 return 0;
210}
211
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800212/**
213 * iwl4965_set_ucode_ptrs - Set uCode address location
214 *
215 * Tell initialization uCode where to find runtime uCode.
216 *
217 * BSM registers initially contain pointers to initialization uCode.
218 * We need to replace them to load runtime uCode inst and data,
219 * and to save runtime data when powering down.
220 */
221static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
222{
223 dma_addr_t pinst;
224 dma_addr_t pdata;
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800225 int ret = 0;
226
227 /* bits 35:4 for 4965 */
228 pinst = priv->ucode_code.p_addr >> 4;
229 pdata = priv->ucode_data_backup.p_addr >> 4;
230
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800231 /* Tell bootstrap uCode where to find image to load */
232 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
233 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
234 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
235 priv->ucode_data.len);
236
Tomas Winklera96a27f2008-10-23 23:48:56 -0700237 /* Inst byte count must be last to set up, bit 31 signals uCode
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800238 * that all new ptr/size info is in place */
239 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
240 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
Tomas Winklere1623442009-01-27 14:27:56 -0800241 IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800242
243 return ret;
244}
245
246/**
247 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
248 *
249 * Called after REPLY_ALIVE notification received from "initialize" uCode.
250 *
251 * The 4965 "initialize" ALIVE reply contains calibration data for:
252 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
253 * (3945 does not contain this data).
254 *
255 * Tell "initialize" uCode to go ahead and load the runtime uCode.
256*/
257static void iwl4965_init_alive_start(struct iwl_priv *priv)
258{
Wey-Yi Guy34a66de2009-07-17 09:30:23 -0700259 int ret;
260
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800261 /* Check alive response for "valid" sign from uCode */
262 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
263 /* We had an error bringing up the hardware, so take it
264 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800265 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800266 goto restart;
267 }
268
269 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
270 * This is a paranoid check, because we would not have gotten the
271 * "initialize" alive if code weren't properly loaded. */
272 if (iwl_verify_ucode(priv)) {
273 /* Runtime instruction load was bad;
274 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800275 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800276 goto restart;
277 }
278
279 /* Calculate temperature */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +0800280 priv->temperature = iwl4965_hw_get_temperature(priv);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800281
282 /* Send pointers to protocol/runtime uCode image ... init code will
283 * load and launch runtime uCode, which will send us another "Alive"
284 * notification. */
Tomas Winklere1623442009-01-27 14:27:56 -0800285 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800286 if (iwl4965_set_ucode_ptrs(priv)) {
287 /* Runtime instruction load won't happen;
288 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800289 IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800290 goto restart;
291 }
Wey-Yi Guy34a66de2009-07-17 09:30:23 -0700292 priv->ucode_type = UCODE_RT;
293 if (test_bit(STATUS_RT_UCODE_ALIVE, &priv->status)) {
294 IWL_WARN(priv, "Runtime uCode already alive? "
295 "Waiting for alive anyway\n");
296 clear_bit(STATUS_RT_UCODE_ALIVE, &priv->status);
297 }
298 ret = wait_event_interruptible_timeout(
299 priv->wait_command_queue,
300 test_bit(STATUS_RT_UCODE_ALIVE, &priv->status),
301 UCODE_ALIVE_TIMEOUT);
302 if (!ret) {
303 /* FIXME: if STATUS_RT_UCODE_ALIVE timeout
304 * go back to restart the download Init uCode again
305 * this might cause to trap in the restart loop
306 */
307 priv->ucode_type = UCODE_NONE;
308 if (!test_bit(STATUS_RT_UCODE_ALIVE, &priv->status)) {
309 IWL_ERR(priv, "Runtime timeout after %dms\n",
310 jiffies_to_msecs(UCODE_ALIVE_TIMEOUT));
311 goto restart;
312 }
313 }
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800314 return;
315
316restart:
317 queue_work(priv->workqueue, &priv->restart);
318}
319
Wey-Yi Guya2b0f022009-05-22 11:01:49 -0700320static bool is_fat_channel(__le32 rxon_flags)
Zhu Yib481de92007-09-25 17:54:57 -0700321{
Wey-Yi Guya2b0f022009-05-22 11:01:49 -0700322 int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
323 >> RXON_FLG_CHANNEL_MODE_POS;
324 return ((chan_mod == CHANNEL_MODE_PURE_40) ||
325 (chan_mod == CHANNEL_MODE_MIXED));
Zhu Yib481de92007-09-25 17:54:57 -0700326}
327
Tomas Winkler8614f362008-04-23 17:14:55 -0700328/*
329 * EEPROM handlers
330 */
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700331static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winkler8614f362008-04-23 17:14:55 -0700332{
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700333 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
Tomas Winkler8614f362008-04-23 17:14:55 -0700334}
Zhu Yib481de92007-09-25 17:54:57 -0700335
Tomas Winklerda1bc452008-05-29 16:35:00 +0800336/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700337 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800338 * must be called under priv->lock and mac access
339 */
340static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
Zhu Yib481de92007-09-25 17:54:57 -0700341{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800342 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
Zhu Yib481de92007-09-25 17:54:57 -0700343}
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800344
Tomas Winkler91238712008-04-23 17:14:53 -0700345static int iwl4965_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700346{
Tomas Winkler91238712008-04-23 17:14:53 -0700347 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700348
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700349 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Tomas Winkler91238712008-04-23 17:14:53 -0700350 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -0700351
Tomas Winkler8f061892008-05-29 16:34:56 +0800352 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
353 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
354 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
355
Tomas Winkler91238712008-04-23 17:14:53 -0700356 /* set "initialization complete" bit to move adapter
357 * D0U* --> D0A* state */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700358 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winkler91238712008-04-23 17:14:53 -0700359
360 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800361 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
362 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler91238712008-04-23 17:14:53 -0700363 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800364 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler91238712008-04-23 17:14:53 -0700365 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700366 }
367
Tomas Winkler91238712008-04-23 17:14:53 -0700368 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800369 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
370 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700371
372 udelay(20);
373
Tomas Winkler8f061892008-05-29 16:34:56 +0800374 /* disable L1-Active */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700375 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler91238712008-04-23 17:14:53 -0700376 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700377
Tomas Winkler91238712008-04-23 17:14:53 -0700378out:
Tomas Winkler91238712008-04-23 17:14:53 -0700379 return ret;
380}
381
Tomas Winkler694cc562008-04-24 11:55:22 -0700382
383static void iwl4965_nic_config(struct iwl_priv *priv)
384{
385 unsigned long flags;
Tomas Winkler694cc562008-04-24 11:55:22 -0700386 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800387 u16 lctl;
Tomas Winkler694cc562008-04-24 11:55:22 -0700388
389 spin_lock_irqsave(&priv->lock, flags);
390
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800391 lctl = iwl_pcie_link_ctl(priv);
Tomas Winkler694cc562008-04-24 11:55:22 -0700392
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800393 /* HW bug W/A - negligible power consumption */
394 /* L1-ASPM is enabled by BIOS */
395 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
396 /* L1-ASPM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800397 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
398 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800399 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800400 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winkler694cc562008-04-24 11:55:22 -0700401
402 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
403
404 /* write radio config values to register */
405 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
406 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
407 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
408 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
409 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
410
411 /* set CSR_HW_CONFIG_REG for uCode use */
412 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
413 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
414 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
415
416 priv->calib_info = (struct iwl_eeprom_calib_info *)
417 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
418
419 spin_unlock_irqrestore(&priv->lock, flags);
420}
421
Tomas Winkler46315e02008-05-29 16:34:59 +0800422static int iwl4965_apm_stop_master(struct iwl_priv *priv)
423{
Tomas Winkler46315e02008-05-29 16:34:59 +0800424 unsigned long flags;
425
426 spin_lock_irqsave(&priv->lock, flags);
427
428 /* set stop master bit */
429 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
430
Wu Fengguangfebf3372008-12-17 16:52:31 +0800431 iwl_poll_direct_bit(priv, CSR_RESET,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800432 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +0800433
Tomas Winkler46315e02008-05-29 16:34:59 +0800434 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -0800435 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +0800436
Wu Fengguangfebf3372008-12-17 16:52:31 +0800437 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +0800438}
439
Tomas Winklerf118a912008-05-29 16:34:58 +0800440static void iwl4965_apm_stop(struct iwl_priv *priv)
441{
442 unsigned long flags;
443
Tomas Winkler46315e02008-05-29 16:34:59 +0800444 iwl4965_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800445
446 spin_lock_irqsave(&priv->lock, flags);
447
448 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
449
450 udelay(10);
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800451 /* clear "init complete" move adapter D0A* --> D0U state */
452 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800453 spin_unlock_irqrestore(&priv->lock, flags);
454}
455
Tomas Winkler7f066102008-05-29 16:34:57 +0800456static int iwl4965_apm_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700457{
Tomas Winkler7f066102008-05-29 16:34:57 +0800458 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700459
Tomas Winkler46315e02008-05-29 16:34:59 +0800460 iwl4965_apm_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700461
Zhu Yib481de92007-09-25 17:54:57 -0700462
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700463 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Zhu Yib481de92007-09-25 17:54:57 -0700464
465 udelay(10);
466
Tomas Winkler7f066102008-05-29 16:34:57 +0800467 /* FIXME: put here L1A -L0S w/a */
468
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700469 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800470
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800471 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
472 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Zhu, Yi42802d72008-12-05 07:58:39 -0800473 if (ret < 0)
Tomas Winkler7f066102008-05-29 16:34:57 +0800474 goto out;
475
Zhu Yib481de92007-09-25 17:54:57 -0700476 udelay(10);
477
Tomas Winkler7f066102008-05-29 16:34:57 +0800478 /* Enable DMA and BSM Clock */
479 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
480 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700481
Tomas Winkler7f066102008-05-29 16:34:57 +0800482 udelay(10);
Zhu Yib481de92007-09-25 17:54:57 -0700483
Tomas Winkler7f066102008-05-29 16:34:57 +0800484 /* disable L1A */
485 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
486 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700487
Zhu Yib481de92007-09-25 17:54:57 -0700488 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
489 wake_up_interruptible(&priv->wait_command_queue);
490
Tomas Winkler7f066102008-05-29 16:34:57 +0800491out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800492 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700493}
494
Zhu Yib481de92007-09-25 17:54:57 -0700495/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
496 * Called after every association, but this runs only once!
497 * ... once chain noise is calibrated the first time, it's good forever. */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700498static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700499{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700500 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
Zhu Yib481de92007-09-25 17:54:57 -0700501
Tomas Winkler3109ece2008-03-28 16:33:35 -0700502 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700503 struct iwl_calib_diff_gain_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700504
505 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800506 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Zhu Yib481de92007-09-25 17:54:57 -0700507 cmd.diff_gain_a = 0;
508 cmd.diff_gain_b = 0;
509 cmd.diff_gain_c = 0;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700510 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
511 sizeof(cmd), &cmd))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800512 IWL_ERR(priv,
513 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Zhu Yib481de92007-09-25 17:54:57 -0700514 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800515 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Zhu Yib481de92007-09-25 17:54:57 -0700516 }
Zhu Yib481de92007-09-25 17:54:57 -0700517}
518
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700519static void iwl4965_gain_computation(struct iwl_priv *priv,
520 u32 *average_noise,
521 u16 min_average_noise_antenna_i,
522 u32 min_average_noise)
Zhu Yib481de92007-09-25 17:54:57 -0700523{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700524 int i, ret;
525 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Zhu Yib481de92007-09-25 17:54:57 -0700526
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700527 data->delta_gain_code[min_average_noise_antenna_i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700528
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700529 for (i = 0; i < NUM_RX_CHAINS; i++) {
530 s32 delta_g = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700531
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700532 if (!(data->disconn_array[i]) &&
533 (data->delta_gain_code[i] ==
Zhu Yib481de92007-09-25 17:54:57 -0700534 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700535 delta_g = average_noise[i] - min_average_noise;
536 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
537 data->delta_gain_code[i] =
538 min(data->delta_gain_code[i],
539 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Zhu Yib481de92007-09-25 17:54:57 -0700540
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700541 data->delta_gain_code[i] =
542 (data->delta_gain_code[i] | (1 << 2));
543 } else {
544 data->delta_gain_code[i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700545 }
Zhu Yib481de92007-09-25 17:54:57 -0700546 }
Tomas Winklere1623442009-01-27 14:27:56 -0800547 IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700548 data->delta_gain_code[0],
549 data->delta_gain_code[1],
550 data->delta_gain_code[2]);
Zhu Yib481de92007-09-25 17:54:57 -0700551
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700552 /* Differential gain gets sent to uCode only once */
553 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700554 struct iwl_calib_diff_gain_cmd cmd;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700555 data->radio_write = 1;
Zhu Yib481de92007-09-25 17:54:57 -0700556
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700557 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800558 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700559 cmd.diff_gain_a = data->delta_gain_code[0];
560 cmd.diff_gain_b = data->delta_gain_code[1];
561 cmd.diff_gain_c = data->delta_gain_code[2];
562 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
563 sizeof(cmd), &cmd);
564 if (ret)
Tomas Winklere1623442009-01-27 14:27:56 -0800565 IWL_DEBUG_CALIB(priv, "fail sending cmd "
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700566 "REPLY_PHY_CALIBRATION_CMD \n");
Zhu Yib481de92007-09-25 17:54:57 -0700567
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700568 /* TODO we might want recalculate
569 * rx_chain in rxon cmd */
570
571 /* Mark so we run this algo only once! */
572 data->state = IWL_CHAIN_NOISE_CALIBRATED;
Zhu Yib481de92007-09-25 17:54:57 -0700573 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700574 data->chain_noise_a = 0;
575 data->chain_noise_b = 0;
576 data->chain_noise_c = 0;
577 data->chain_signal_a = 0;
578 data->chain_signal_b = 0;
579 data->chain_signal_c = 0;
580 data->beacon_count = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700581}
582
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800583static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
584 __le32 *tx_flags)
585{
Johannes Berge6a98542008-10-21 12:40:02 +0200586 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800587 *tx_flags |= TX_CMD_FLG_RTS_MSK;
588 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
Johannes Berge6a98542008-10-21 12:40:02 +0200589 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800590 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
591 *tx_flags |= TX_CMD_FLG_CTS_MSK;
592 }
593}
594
Zhu Yib481de92007-09-25 17:54:57 -0700595static void iwl4965_bg_txpower_work(struct work_struct *work)
596{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700597 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -0700598 txpower_work);
599
600 /* If a scan happened to start before we got here
601 * then just return; the statistics notification will
602 * kick off another scheduled work to compensate for
603 * any temperature delta we missed here. */
604 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
605 test_bit(STATUS_SCANNING, &priv->status))
606 return;
607
608 mutex_lock(&priv->mutex);
609
Tomas Winklera96a27f2008-10-23 23:48:56 -0700610 /* Regardless of if we are associated, we must reconfigure the
Zhu Yib481de92007-09-25 17:54:57 -0700611 * TX power since frames can be sent on non-radar channels while
612 * not associated */
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800613 iwl4965_send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700614
615 /* Update last_temperature to keep is_calib_needed from running
616 * when it isn't needed... */
617 priv->last_temperature = priv->temperature;
618
619 mutex_unlock(&priv->mutex);
620}
621
622/*
623 * Acquire priv->lock before calling this function !
624 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700625static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
Zhu Yib481de92007-09-25 17:54:57 -0700626{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700627 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
Zhu Yib481de92007-09-25 17:54:57 -0700628 (index & 0xff) | (txq_id << 8));
Tomas Winkler12a81f62008-04-03 16:05:20 -0700629 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
Zhu Yib481de92007-09-25 17:54:57 -0700630}
631
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800632/**
633 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
634 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
635 * @scd_retry: (1) Indicates queue will be used in aggregation mode
636 *
637 * NOTE: Acquire priv->lock before calling this function !
Zhu Yib481de92007-09-25 17:54:57 -0700638 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700639static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800640 struct iwl_tx_queue *txq,
Zhu Yib481de92007-09-25 17:54:57 -0700641 int tx_fifo_id, int scd_retry)
642{
643 int txq_id = txq->q.id;
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800644
645 /* Find out whether to activate Tx queue */
Abhijeet Kolekarc3056062008-11-12 13:14:08 -0800646 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -0700647
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800648 /* Set up and activate */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700649 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700650 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
651 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
652 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
653 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
654 IWL49_SCD_QUEUE_STTS_REG_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700655
656 txq->sched_retry = scd_retry;
657
Tomas Winklere1623442009-01-27 14:27:56 -0800658 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800659 active ? "Activate" : "Deactivate",
Zhu Yib481de92007-09-25 17:54:57 -0700660 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
661}
662
663static const u16 default_queue_to_tx_fifo[] = {
664 IWL_TX_FIFO_AC3,
665 IWL_TX_FIFO_AC2,
666 IWL_TX_FIFO_AC1,
667 IWL_TX_FIFO_AC0,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700668 IWL49_CMD_FIFO_NUM,
Zhu Yib481de92007-09-25 17:54:57 -0700669 IWL_TX_FIFO_HCCA_1,
670 IWL_TX_FIFO_HCCA_2
671};
672
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800673static int iwl4965_alive_notify(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700674{
675 u32 a;
Zhu Yib481de92007-09-25 17:54:57 -0700676 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800677 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800678 u32 reg_val;
Zhu Yib481de92007-09-25 17:54:57 -0700679
680 spin_lock_irqsave(&priv->lock, flags);
681
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800682 /* Clear 4965's internal Tx Scheduler data base */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700683 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700684 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
685 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700686 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700687 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700688 iwl_write_targ_mem(priv, a, 0);
Tomas Winkler5425e492008-04-15 16:01:38 -0700689 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700690 iwl_write_targ_mem(priv, a, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700691
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800692 /* Tel 4965 where to find Tx byte count tables */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700693 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800694 priv->scd_bc_tbls.dma >> 10);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800695
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800696 /* Enable DMA channel */
697 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
698 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
699 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
700 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
701
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800702 /* Update FH chicken bits */
703 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
704 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
705 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
706
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800707 /* Disable chain mode for all queues */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700708 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700709
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800710 /* Initialize each Tx queue (including the command queue) */
Tomas Winkler5425e492008-04-15 16:01:38 -0700711 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800712
713 /* TFD circular buffer read/write indexes */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700714 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700715 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800716
717 /* Max Tx Window size for Scheduler-ACK mode */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700718 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700719 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
720 (SCD_WIN_SIZE <<
721 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
722 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800723
724 /* Frame limit */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700725 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700726 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
727 sizeof(u32),
728 (SCD_FRAME_LIMIT <<
729 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
730 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700731
732 }
Tomas Winkler12a81f62008-04-03 16:05:20 -0700733 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
Tomas Winkler5425e492008-04-15 16:01:38 -0700734 (1 << priv->hw_params.max_txq_num) - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700735
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800736 /* Activate all Tx DMA/FIFO channels */
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800737 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
Zhu Yib481de92007-09-25 17:54:57 -0700738
739 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800740
741 /* Map each Tx/cmd queue to its corresponding fifo */
Zhu Yib481de92007-09-25 17:54:57 -0700742 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
743 int ac = default_queue_to_tx_fifo[i];
Ron Rindjunsky36470742008-05-15 13:54:10 +0800744 iwl_txq_ctx_activate(priv, i);
Zhu Yib481de92007-09-25 17:54:57 -0700745 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
746 }
747
Zhu Yib481de92007-09-25 17:54:57 -0700748 spin_unlock_irqrestore(&priv->lock, flags);
749
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700750 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700751}
752
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700753static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
754 .min_nrg_cck = 97,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700755 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700756
757 .auto_corr_min_ofdm = 85,
758 .auto_corr_min_ofdm_mrc = 170,
759 .auto_corr_min_ofdm_x1 = 105,
760 .auto_corr_min_ofdm_mrc_x1 = 220,
761
762 .auto_corr_max_ofdm = 120,
763 .auto_corr_max_ofdm_mrc = 210,
764 .auto_corr_max_ofdm_x1 = 140,
765 .auto_corr_max_ofdm_mrc_x1 = 270,
766
767 .auto_corr_min_cck = 125,
768 .auto_corr_max_cck = 200,
769 .auto_corr_min_cck_mrc = 200,
770 .auto_corr_max_cck_mrc = 400,
771
772 .nrg_th_cck = 100,
773 .nrg_th_ofdm = 100,
774};
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700775
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700776static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
777{
778 /* want Kelvin */
779 priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
780}
781
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800782/**
Tomas Winkler5425e492008-04-15 16:01:38 -0700783 * iwl4965_hw_set_hw_params
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800784 *
785 * Called when initializing driver
786 */
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800787static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700788{
Assaf Krauss316c30d2008-03-14 10:38:46 -0700789
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700790 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
Assaf Krauss1ea87392008-03-18 14:57:50 -0700791 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800792 IWL_ERR(priv,
793 "invalid queues_num, should be between %d and %d\n",
794 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
Tomas Winkler059ff822008-04-14 21:16:14 -0700795 return -EINVAL;
Assaf Krauss316c30d2008-03-14 10:38:46 -0700796 }
797
Tomas Winkler5425e492008-04-15 16:01:38 -0700798 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800799 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800800 priv->hw_params.scd_bc_tbls_size =
801 IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800802 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winkler5425e492008-04-15 16:01:38 -0700803 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
804 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700805 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
806 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
807 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
808 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
809
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800810 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
811
Tomas Winklerec35cf22008-04-15 16:01:39 -0700812 priv->hw_params.tx_chains_num = 2;
813 priv->hw_params.rx_chains_num = 2;
Guy Cohenfde0db32008-04-21 15:42:01 -0700814 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
815 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700816 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
817 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700818
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700819 priv->hw_params.sens = &iwl4965_sensitivity;
Tomas Winkler3e82a822008-02-13 11:32:31 -0800820
Tomas Winkler059ff822008-04-14 21:16:14 -0700821 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700822}
823
Zhu Yib481de92007-09-25 17:54:57 -0700824static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
825{
826 s32 sign = 1;
827
828 if (num < 0) {
829 sign = -sign;
830 num = -num;
831 }
832 if (denom < 0) {
833 sign = -sign;
834 denom = -denom;
835 }
836 *res = 1;
837 *res = ((num * 2 + denom) / (denom * 2)) * sign;
838
839 return 1;
840}
841
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800842/**
843 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
844 *
845 * Determines power supply voltage compensation for txpower calculations.
846 * Returns number of 1/2-dB steps to subtract from gain table index,
847 * to compensate for difference between power supply voltage during
848 * factory measurements, vs. current power supply voltage.
849 *
850 * Voltage indication is higher for lower voltage.
851 * Lower voltage requires more gain (lower gain table index).
852 */
Zhu Yib481de92007-09-25 17:54:57 -0700853static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
854 s32 current_voltage)
855{
856 s32 comp = 0;
857
858 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
859 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
860 return 0;
861
862 iwl4965_math_div_round(current_voltage - eeprom_voltage,
863 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
864
865 if (current_voltage > eeprom_voltage)
866 comp *= 2;
867 if ((comp < -2) || (comp > 2))
868 comp = 0;
869
870 return comp;
871}
872
Zhu Yib481de92007-09-25 17:54:57 -0700873static s32 iwl4965_get_tx_atten_grp(u16 channel)
874{
875 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
876 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
877 return CALIB_CH_GROUP_5;
878
879 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
880 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
881 return CALIB_CH_GROUP_1;
882
883 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
884 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
885 return CALIB_CH_GROUP_2;
886
887 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
888 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
889 return CALIB_CH_GROUP_3;
890
891 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
892 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
893 return CALIB_CH_GROUP_4;
894
Zhu Yib481de92007-09-25 17:54:57 -0700895 return -1;
896}
897
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700898static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700899{
900 s32 b = -1;
901
902 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700903 if (priv->calib_info->band_info[b].ch_from == 0)
Zhu Yib481de92007-09-25 17:54:57 -0700904 continue;
905
Tomas Winkler073d3f52008-04-21 15:41:52 -0700906 if ((channel >= priv->calib_info->band_info[b].ch_from)
907 && (channel <= priv->calib_info->band_info[b].ch_to))
Zhu Yib481de92007-09-25 17:54:57 -0700908 break;
909 }
910
911 return b;
912}
913
914static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
915{
916 s32 val;
917
918 if (x2 == x1)
919 return y1;
920 else {
921 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
922 return val + y2;
923 }
924}
925
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800926/**
927 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
928 *
929 * Interpolates factory measurements from the two sample channels within a
930 * sub-band, to apply to channel of interest. Interpolation is proportional to
931 * differences in channel frequencies, which is proportional to differences
932 * in channel number.
933 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700934static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700935 struct iwl_eeprom_calib_ch_info *chan_info)
Zhu Yib481de92007-09-25 17:54:57 -0700936{
937 s32 s = -1;
938 u32 c;
939 u32 m;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700940 const struct iwl_eeprom_calib_measure *m1;
941 const struct iwl_eeprom_calib_measure *m2;
942 struct iwl_eeprom_calib_measure *omeas;
Zhu Yib481de92007-09-25 17:54:57 -0700943 u32 ch_i1;
944 u32 ch_i2;
945
946 s = iwl4965_get_sub_band(priv, channel);
947 if (s >= EEPROM_TX_POWER_BANDS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800948 IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
Zhu Yib481de92007-09-25 17:54:57 -0700949 return -1;
950 }
951
Tomas Winkler073d3f52008-04-21 15:41:52 -0700952 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
953 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
Zhu Yib481de92007-09-25 17:54:57 -0700954 chan_info->ch_num = (u8) channel;
955
Tomas Winklere1623442009-01-27 14:27:56 -0800956 IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700957 channel, s, ch_i1, ch_i2);
958
959 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
960 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700961 m1 = &(priv->calib_info->band_info[s].ch1.
Zhu Yib481de92007-09-25 17:54:57 -0700962 measurements[c][m]);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700963 m2 = &(priv->calib_info->band_info[s].ch2.
Zhu Yib481de92007-09-25 17:54:57 -0700964 measurements[c][m]);
965 omeas = &(chan_info->measurements[c][m]);
966
967 omeas->actual_pow =
968 (u8) iwl4965_interpolate_value(channel, ch_i1,
969 m1->actual_pow,
970 ch_i2,
971 m2->actual_pow);
972 omeas->gain_idx =
973 (u8) iwl4965_interpolate_value(channel, ch_i1,
974 m1->gain_idx, ch_i2,
975 m2->gain_idx);
976 omeas->temperature =
977 (u8) iwl4965_interpolate_value(channel, ch_i1,
978 m1->temperature,
979 ch_i2,
980 m2->temperature);
981 omeas->pa_det =
982 (s8) iwl4965_interpolate_value(channel, ch_i1,
983 m1->pa_det, ch_i2,
984 m2->pa_det);
985
Tomas Winklere1623442009-01-27 14:27:56 -0800986 IWL_DEBUG_TXPOWER(priv,
987 "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
988 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
989 IWL_DEBUG_TXPOWER(priv,
990 "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
991 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
992 IWL_DEBUG_TXPOWER(priv,
993 "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
994 m1->pa_det, m2->pa_det, omeas->pa_det);
995 IWL_DEBUG_TXPOWER(priv,
996 "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
997 m1->temperature, m2->temperature,
998 omeas->temperature);
Zhu Yib481de92007-09-25 17:54:57 -0700999 }
1000 }
1001
1002 return 0;
1003}
1004
1005/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1006 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1007static s32 back_off_table[] = {
1008 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1009 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1010 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1011 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1012 10 /* CCK */
1013};
1014
1015/* Thermal compensation values for txpower for various frequency ranges ...
1016 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001017static struct iwl4965_txpower_comp_entry {
Zhu Yib481de92007-09-25 17:54:57 -07001018 s32 degrees_per_05db_a;
1019 s32 degrees_per_05db_a_denom;
1020} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
1021 {9, 2}, /* group 0 5.2, ch 34-43 */
1022 {4, 1}, /* group 1 5.2, ch 44-70 */
1023 {4, 1}, /* group 2 5.2, ch 71-124 */
1024 {4, 1}, /* group 3 5.2, ch 125-200 */
1025 {3, 1} /* group 4 2.4, ch all */
1026};
1027
1028static s32 get_min_power_index(s32 rate_power_index, u32 band)
1029{
1030 if (!band) {
1031 if ((rate_power_index & 7) <= 4)
1032 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1033 }
1034 return MIN_TX_GAIN_INDEX;
1035}
1036
1037struct gain_entry {
1038 u8 dsp;
1039 u8 radio;
1040};
1041
1042static const struct gain_entry gain_table[2][108] = {
1043 /* 5.2GHz power gain index table */
1044 {
1045 {123, 0x3F}, /* highest txpower */
1046 {117, 0x3F},
1047 {110, 0x3F},
1048 {104, 0x3F},
1049 {98, 0x3F},
1050 {110, 0x3E},
1051 {104, 0x3E},
1052 {98, 0x3E},
1053 {110, 0x3D},
1054 {104, 0x3D},
1055 {98, 0x3D},
1056 {110, 0x3C},
1057 {104, 0x3C},
1058 {98, 0x3C},
1059 {110, 0x3B},
1060 {104, 0x3B},
1061 {98, 0x3B},
1062 {110, 0x3A},
1063 {104, 0x3A},
1064 {98, 0x3A},
1065 {110, 0x39},
1066 {104, 0x39},
1067 {98, 0x39},
1068 {110, 0x38},
1069 {104, 0x38},
1070 {98, 0x38},
1071 {110, 0x37},
1072 {104, 0x37},
1073 {98, 0x37},
1074 {110, 0x36},
1075 {104, 0x36},
1076 {98, 0x36},
1077 {110, 0x35},
1078 {104, 0x35},
1079 {98, 0x35},
1080 {110, 0x34},
1081 {104, 0x34},
1082 {98, 0x34},
1083 {110, 0x33},
1084 {104, 0x33},
1085 {98, 0x33},
1086 {110, 0x32},
1087 {104, 0x32},
1088 {98, 0x32},
1089 {110, 0x31},
1090 {104, 0x31},
1091 {98, 0x31},
1092 {110, 0x30},
1093 {104, 0x30},
1094 {98, 0x30},
1095 {110, 0x25},
1096 {104, 0x25},
1097 {98, 0x25},
1098 {110, 0x24},
1099 {104, 0x24},
1100 {98, 0x24},
1101 {110, 0x23},
1102 {104, 0x23},
1103 {98, 0x23},
1104 {110, 0x22},
1105 {104, 0x18},
1106 {98, 0x18},
1107 {110, 0x17},
1108 {104, 0x17},
1109 {98, 0x17},
1110 {110, 0x16},
1111 {104, 0x16},
1112 {98, 0x16},
1113 {110, 0x15},
1114 {104, 0x15},
1115 {98, 0x15},
1116 {110, 0x14},
1117 {104, 0x14},
1118 {98, 0x14},
1119 {110, 0x13},
1120 {104, 0x13},
1121 {98, 0x13},
1122 {110, 0x12},
1123 {104, 0x08},
1124 {98, 0x08},
1125 {110, 0x07},
1126 {104, 0x07},
1127 {98, 0x07},
1128 {110, 0x06},
1129 {104, 0x06},
1130 {98, 0x06},
1131 {110, 0x05},
1132 {104, 0x05},
1133 {98, 0x05},
1134 {110, 0x04},
1135 {104, 0x04},
1136 {98, 0x04},
1137 {110, 0x03},
1138 {104, 0x03},
1139 {98, 0x03},
1140 {110, 0x02},
1141 {104, 0x02},
1142 {98, 0x02},
1143 {110, 0x01},
1144 {104, 0x01},
1145 {98, 0x01},
1146 {110, 0x00},
1147 {104, 0x00},
1148 {98, 0x00},
1149 {93, 0x00},
1150 {88, 0x00},
1151 {83, 0x00},
1152 {78, 0x00},
1153 },
1154 /* 2.4GHz power gain index table */
1155 {
1156 {110, 0x3f}, /* highest txpower */
1157 {104, 0x3f},
1158 {98, 0x3f},
1159 {110, 0x3e},
1160 {104, 0x3e},
1161 {98, 0x3e},
1162 {110, 0x3d},
1163 {104, 0x3d},
1164 {98, 0x3d},
1165 {110, 0x3c},
1166 {104, 0x3c},
1167 {98, 0x3c},
1168 {110, 0x3b},
1169 {104, 0x3b},
1170 {98, 0x3b},
1171 {110, 0x3a},
1172 {104, 0x3a},
1173 {98, 0x3a},
1174 {110, 0x39},
1175 {104, 0x39},
1176 {98, 0x39},
1177 {110, 0x38},
1178 {104, 0x38},
1179 {98, 0x38},
1180 {110, 0x37},
1181 {104, 0x37},
1182 {98, 0x37},
1183 {110, 0x36},
1184 {104, 0x36},
1185 {98, 0x36},
1186 {110, 0x35},
1187 {104, 0x35},
1188 {98, 0x35},
1189 {110, 0x34},
1190 {104, 0x34},
1191 {98, 0x34},
1192 {110, 0x33},
1193 {104, 0x33},
1194 {98, 0x33},
1195 {110, 0x32},
1196 {104, 0x32},
1197 {98, 0x32},
1198 {110, 0x31},
1199 {104, 0x31},
1200 {98, 0x31},
1201 {110, 0x30},
1202 {104, 0x30},
1203 {98, 0x30},
1204 {110, 0x6},
1205 {104, 0x6},
1206 {98, 0x6},
1207 {110, 0x5},
1208 {104, 0x5},
1209 {98, 0x5},
1210 {110, 0x4},
1211 {104, 0x4},
1212 {98, 0x4},
1213 {110, 0x3},
1214 {104, 0x3},
1215 {98, 0x3},
1216 {110, 0x2},
1217 {104, 0x2},
1218 {98, 0x2},
1219 {110, 0x1},
1220 {104, 0x1},
1221 {98, 0x1},
1222 {110, 0x0},
1223 {104, 0x0},
1224 {98, 0x0},
1225 {97, 0},
1226 {96, 0},
1227 {95, 0},
1228 {94, 0},
1229 {93, 0},
1230 {92, 0},
1231 {91, 0},
1232 {90, 0},
1233 {89, 0},
1234 {88, 0},
1235 {87, 0},
1236 {86, 0},
1237 {85, 0},
1238 {84, 0},
1239 {83, 0},
1240 {82, 0},
1241 {81, 0},
1242 {80, 0},
1243 {79, 0},
1244 {78, 0},
1245 {77, 0},
1246 {76, 0},
1247 {75, 0},
1248 {74, 0},
1249 {73, 0},
1250 {72, 0},
1251 {71, 0},
1252 {70, 0},
1253 {69, 0},
1254 {68, 0},
1255 {67, 0},
1256 {66, 0},
1257 {65, 0},
1258 {64, 0},
1259 {63, 0},
1260 {62, 0},
1261 {61, 0},
1262 {60, 0},
1263 {59, 0},
1264 }
1265};
1266
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001267static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
Zhu Yib481de92007-09-25 17:54:57 -07001268 u8 is_fat, u8 ctrl_chan_high,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001269 struct iwl4965_tx_power_db *tx_power_tbl)
Zhu Yib481de92007-09-25 17:54:57 -07001270{
1271 u8 saturation_power;
1272 s32 target_power;
1273 s32 user_target_power;
1274 s32 power_limit;
1275 s32 current_temp;
1276 s32 reg_limit;
1277 s32 current_regulatory;
1278 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1279 int i;
1280 int c;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001281 const struct iwl_channel_info *ch_info = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -07001282 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1283 const struct iwl_eeprom_calib_measure *measurement;
Zhu Yib481de92007-09-25 17:54:57 -07001284 s16 voltage;
1285 s32 init_voltage;
1286 s32 voltage_compensation;
1287 s32 degrees_per_05db_num;
1288 s32 degrees_per_05db_denom;
1289 s32 factory_temp;
1290 s32 temperature_comp[2];
1291 s32 factory_gain_index[2];
1292 s32 factory_actual_pwr[2];
1293 s32 power_index;
1294
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001295 /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
Zhu Yib481de92007-09-25 17:54:57 -07001296 * are used for indexing into txpower table) */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001297 user_target_power = 2 * priv->tx_power_user_lmt;
Zhu Yib481de92007-09-25 17:54:57 -07001298
1299 /* Get current (RXON) channel, band, width */
Tomas Winklere1623442009-01-27 14:27:56 -08001300 IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_fat %d\n", channel, band,
Zhu Yib481de92007-09-25 17:54:57 -07001301 is_fat);
1302
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001303 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1304
1305 if (!is_channel_valid(ch_info))
Zhu Yib481de92007-09-25 17:54:57 -07001306 return -EINVAL;
1307
1308 /* get txatten group, used to select 1) thermal txpower adjustment
1309 * and 2) mimo txpower balance between Tx chains. */
1310 txatten_grp = iwl4965_get_tx_atten_grp(channel);
Samuel Ortiza3139c52008-12-19 10:37:09 +08001311 if (txatten_grp < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001312 IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
Samuel Ortiza3139c52008-12-19 10:37:09 +08001313 channel);
Zhu Yib481de92007-09-25 17:54:57 -07001314 return -EINVAL;
Samuel Ortiza3139c52008-12-19 10:37:09 +08001315 }
Zhu Yib481de92007-09-25 17:54:57 -07001316
Tomas Winklere1623442009-01-27 14:27:56 -08001317 IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001318 channel, txatten_grp);
1319
1320 if (is_fat) {
1321 if (ctrl_chan_high)
1322 channel -= 2;
1323 else
1324 channel += 2;
1325 }
1326
1327 /* hardware txpower limits ...
1328 * saturation (clipping distortion) txpowers are in half-dBm */
1329 if (band)
Tomas Winkler073d3f52008-04-21 15:41:52 -07001330 saturation_power = priv->calib_info->saturation_power24;
Zhu Yib481de92007-09-25 17:54:57 -07001331 else
Tomas Winkler073d3f52008-04-21 15:41:52 -07001332 saturation_power = priv->calib_info->saturation_power52;
Zhu Yib481de92007-09-25 17:54:57 -07001333
1334 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1335 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1336 if (band)
1337 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1338 else
1339 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1340 }
1341
1342 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1343 * max_power_avg values are in dBm, convert * 2 */
1344 if (is_fat)
1345 reg_limit = ch_info->fat_max_power_avg * 2;
1346 else
1347 reg_limit = ch_info->max_power_avg * 2;
1348
1349 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1350 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1351 if (band)
1352 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1353 else
1354 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1355 }
1356
1357 /* Interpolate txpower calibration values for this channel,
1358 * based on factory calibration tests on spaced channels. */
1359 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1360
1361 /* calculate tx gain adjustment based on power supply voltage */
Tomas Winkler073d3f52008-04-21 15:41:52 -07001362 voltage = priv->calib_info->voltage;
Zhu Yib481de92007-09-25 17:54:57 -07001363 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1364 voltage_compensation =
1365 iwl4965_get_voltage_compensation(voltage, init_voltage);
1366
Tomas Winklere1623442009-01-27 14:27:56 -08001367 IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001368 init_voltage,
1369 voltage, voltage_compensation);
1370
1371 /* get current temperature (Celsius) */
1372 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1373 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1374 current_temp = KELVIN_TO_CELSIUS(current_temp);
1375
1376 /* select thermal txpower adjustment params, based on channel group
1377 * (same frequency group used for mimo txatten adjustment) */
1378 degrees_per_05db_num =
1379 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1380 degrees_per_05db_denom =
1381 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1382
1383 /* get per-chain txpower values from factory measurements */
1384 for (c = 0; c < 2; c++) {
1385 measurement = &ch_eeprom_info.measurements[c][1];
1386
1387 /* txgain adjustment (in half-dB steps) based on difference
1388 * between factory and current temperature */
1389 factory_temp = measurement->temperature;
1390 iwl4965_math_div_round((current_temp - factory_temp) *
1391 degrees_per_05db_denom,
1392 degrees_per_05db_num,
1393 &temperature_comp[c]);
1394
1395 factory_gain_index[c] = measurement->gain_idx;
1396 factory_actual_pwr[c] = measurement->actual_pow;
1397
Tomas Winklere1623442009-01-27 14:27:56 -08001398 IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
1399 IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
Zhu Yib481de92007-09-25 17:54:57 -07001400 "curr tmp %d, comp %d steps\n",
1401 factory_temp, current_temp,
1402 temperature_comp[c]);
1403
Tomas Winklere1623442009-01-27 14:27:56 -08001404 IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001405 factory_gain_index[c],
1406 factory_actual_pwr[c]);
1407 }
1408
1409 /* for each of 33 bit-rates (including 1 for CCK) */
1410 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1411 u8 is_mimo_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001412 union iwl4965_tx_power_dual_stream tx_power;
Zhu Yib481de92007-09-25 17:54:57 -07001413
1414 /* for mimo, reduce each chain's txpower by half
1415 * (3dB, 6 steps), so total output power is regulatory
1416 * compliant. */
1417 if (i & 0x8) {
1418 current_regulatory = reg_limit -
1419 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1420 is_mimo_rate = 1;
1421 } else {
1422 current_regulatory = reg_limit;
1423 is_mimo_rate = 0;
1424 }
1425
1426 /* find txpower limit, either hardware or regulatory */
1427 power_limit = saturation_power - back_off_table[i];
1428 if (power_limit > current_regulatory)
1429 power_limit = current_regulatory;
1430
1431 /* reduce user's txpower request if necessary
1432 * for this rate on this channel */
1433 target_power = user_target_power;
1434 if (target_power > power_limit)
1435 target_power = power_limit;
1436
Tomas Winklere1623442009-01-27 14:27:56 -08001437 IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001438 i, saturation_power - back_off_table[i],
1439 current_regulatory, user_target_power,
1440 target_power);
1441
1442 /* for each of 2 Tx chains (radio transmitters) */
1443 for (c = 0; c < 2; c++) {
1444 s32 atten_value;
1445
1446 if (is_mimo_rate)
1447 atten_value =
1448 (s32)le32_to_cpu(priv->card_alive_init.
1449 tx_atten[txatten_grp][c]);
1450 else
1451 atten_value = 0;
1452
1453 /* calculate index; higher index means lower txpower */
1454 power_index = (u8) (factory_gain_index[c] -
1455 (target_power -
1456 factory_actual_pwr[c]) -
1457 temperature_comp[c] -
1458 voltage_compensation +
1459 atten_value);
1460
Tomas Winklere1623442009-01-27 14:27:56 -08001461/* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001462 power_index); */
1463
1464 if (power_index < get_min_power_index(i, band))
1465 power_index = get_min_power_index(i, band);
1466
1467 /* adjust 5 GHz index to support negative indexes */
1468 if (!band)
1469 power_index += 9;
1470
1471 /* CCK, rate 32, reduce txpower for CCK */
1472 if (i == POWER_TABLE_CCK_ENTRY)
1473 power_index +=
1474 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1475
1476 /* stay within the table! */
1477 if (power_index > 107) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001478 IWL_WARN(priv, "txpower index %d > 107\n",
Zhu Yib481de92007-09-25 17:54:57 -07001479 power_index);
1480 power_index = 107;
1481 }
1482 if (power_index < 0) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001483 IWL_WARN(priv, "txpower index %d < 0\n",
Zhu Yib481de92007-09-25 17:54:57 -07001484 power_index);
1485 power_index = 0;
1486 }
1487
1488 /* fill txpower command for this rate/chain */
1489 tx_power.s.radio_tx_gain[c] =
1490 gain_table[band][power_index].radio;
1491 tx_power.s.dsp_predis_atten[c] =
1492 gain_table[band][power_index].dsp;
1493
Tomas Winklere1623442009-01-27 14:27:56 -08001494 IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
Zhu Yib481de92007-09-25 17:54:57 -07001495 "gain 0x%02x dsp %d\n",
1496 c, atten_value, power_index,
1497 tx_power.s.radio_tx_gain[c],
1498 tx_power.s.dsp_predis_atten[c]);
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001499 } /* for each chain */
Zhu Yib481de92007-09-25 17:54:57 -07001500
1501 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1502
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001503 } /* for each rate */
Zhu Yib481de92007-09-25 17:54:57 -07001504
1505 return 0;
1506}
1507
1508/**
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001509 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
Zhu Yib481de92007-09-25 17:54:57 -07001510 *
1511 * Uses the active RXON for channel, band, and characteristics (fat, high)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001512 * The power limit is taken from priv->tx_power_user_lmt.
Zhu Yib481de92007-09-25 17:54:57 -07001513 */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001514static int iwl4965_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001515{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001516 struct iwl4965_txpowertable_cmd cmd = { 0 };
Tomas Winkler857485c2008-03-21 13:53:44 -07001517 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001518 u8 band = 0;
Wey-Yi Guya2b0f022009-05-22 11:01:49 -07001519 bool is_fat = false;
Zhu Yib481de92007-09-25 17:54:57 -07001520 u8 ctrl_chan_high = 0;
1521
1522 if (test_bit(STATUS_SCANNING, &priv->status)) {
1523 /* If this gets hit a lot, switch it to a BUG() and catch
1524 * the stack trace to find out who is calling this during
1525 * a scan. */
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001526 IWL_WARN(priv, "TX Power requested while scanning!\n");
Zhu Yib481de92007-09-25 17:54:57 -07001527 return -EAGAIN;
1528 }
1529
Johannes Berg8318d782008-01-24 19:38:38 +01001530 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001531
1532 is_fat = is_fat_channel(priv->active_rxon.flags);
1533
1534 if (is_fat &&
1535 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1536 ctrl_chan_high = 1;
1537
1538 cmd.band = band;
1539 cmd.channel = priv->active_rxon.channel;
1540
Tomas Winkler857485c2008-03-21 13:53:44 -07001541 ret = iwl4965_fill_txpower_tbl(priv, band,
Zhu Yib481de92007-09-25 17:54:57 -07001542 le16_to_cpu(priv->active_rxon.channel),
1543 is_fat, ctrl_chan_high, &cmd.tx_power);
Tomas Winkler857485c2008-03-21 13:53:44 -07001544 if (ret)
1545 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001546
Tomas Winkler857485c2008-03-21 13:53:44 -07001547 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1548
1549out:
1550 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001551}
1552
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001553static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1554{
1555 int ret = 0;
1556 struct iwl4965_rxon_assoc_cmd rxon_assoc;
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001557 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1558 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001559
1560 if ((rxon1->flags == rxon2->flags) &&
1561 (rxon1->filter_flags == rxon2->filter_flags) &&
1562 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1563 (rxon1->ofdm_ht_single_stream_basic_rates ==
1564 rxon2->ofdm_ht_single_stream_basic_rates) &&
1565 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1566 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1567 (rxon1->rx_chain == rxon2->rx_chain) &&
1568 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001569 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001570 return 0;
1571 }
1572
1573 rxon_assoc.flags = priv->staging_rxon.flags;
1574 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1575 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1576 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1577 rxon_assoc.reserved = 0;
1578 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1579 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1580 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1581 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1582 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1583
1584 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1585 sizeof(rxon_assoc), &rxon_assoc, NULL);
1586 if (ret)
1587 return ret;
1588
1589 return ret;
1590}
1591
Zhu Yi3c935522008-09-03 11:26:57 +08001592#ifdef IEEE80211_CONF_CHANNEL_SWITCH
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +08001593static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07001594{
1595 int rc;
1596 u8 band = 0;
Wey-Yi Guya2b0f022009-05-22 11:01:49 -07001597 bool is_fat = false;
Zhu Yib481de92007-09-25 17:54:57 -07001598 u8 ctrl_chan_high = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001599 struct iwl4965_channel_switch_cmd cmd = { 0 };
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001600 const struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001601
Johannes Berg8318d782008-01-24 19:38:38 +01001602 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001603
Assaf Krauss8622e702008-03-21 13:53:43 -07001604 ch_info = iwl_get_channel_info(priv, priv->band, channel);
Zhu Yib481de92007-09-25 17:54:57 -07001605
1606 is_fat = is_fat_channel(priv->staging_rxon.flags);
1607
1608 if (is_fat &&
1609 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1610 ctrl_chan_high = 1;
1611
1612 cmd.band = band;
1613 cmd.expect_beacon = 0;
1614 cmd.channel = cpu_to_le16(channel);
1615 cmd.rxon_flags = priv->active_rxon.flags;
1616 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1617 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1618 if (ch_info)
1619 cmd.expect_beacon = is_channel_radar(ch_info);
1620 else
1621 cmd.expect_beacon = 1;
1622
1623 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
1624 ctrl_chan_high, &cmd.tx_power);
1625 if (rc) {
Tomas Winklere1623442009-01-27 14:27:56 -08001626 IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
Zhu Yib481de92007-09-25 17:54:57 -07001627 return rc;
1628 }
1629
Tomas Winkler857485c2008-03-21 13:53:44 -07001630 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001631 return rc;
1632}
Zhu Yi3c935522008-09-03 11:26:57 +08001633#endif
Zhu Yib481de92007-09-25 17:54:57 -07001634
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001635/**
Tomas Winklere2a722e2008-04-14 21:16:10 -07001636 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001637 */
Tomas Winklere2a722e2008-04-14 21:16:10 -07001638static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +08001639 struct iwl_tx_queue *txq,
Tomas Winklere2a722e2008-04-14 21:16:10 -07001640 u16 byte_cnt)
Zhu Yib481de92007-09-25 17:54:57 -07001641{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001642 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -07001643 int txq_id = txq->q.id;
1644 int write_ptr = txq->q.write_ptr;
1645 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1646 __le16 bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001647
Tomas Winkler127901a2008-10-23 23:48:55 -07001648 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Zhu Yib481de92007-09-25 17:54:57 -07001649
Tomas Winkler127901a2008-10-23 23:48:55 -07001650 bc_ent = cpu_to_le16(len & 0xFFF);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001651 /* Set up byte count within first 256 entries */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001652 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001653
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001654 /* If within first 64 entries, duplicate at end */
Tomas Winkler127901a2008-10-23 23:48:55 -07001655 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001656 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -07001657 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001658}
1659
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001660/**
Zhu Yib481de92007-09-25 17:54:57 -07001661 * sign_extend - Sign extend a value using specified bit as sign-bit
1662 *
1663 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1664 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1665 *
1666 * @param oper value to sign extend
1667 * @param index 0 based bit index (0<=index<32) to sign bit
1668 */
1669static s32 sign_extend(u32 oper, int index)
1670{
1671 u8 shift = 31 - index;
1672
1673 return (s32)(oper << shift) >> shift;
1674}
1675
1676/**
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001677 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
Zhu Yib481de92007-09-25 17:54:57 -07001678 * @statistics: Provides the temperature reading from the uCode
1679 *
1680 * A return of <0 indicates bogus data in the statistics
1681 */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001682static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001683{
1684 s32 temperature;
1685 s32 vt;
1686 s32 R1, R2, R3;
1687 u32 R4;
1688
1689 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
1690 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001691 IWL_DEBUG_TEMP(priv, "Running FAT temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001692 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1693 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1694 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1695 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1696 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001697 IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001698 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1699 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1700 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1701 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1702 }
1703
1704 /*
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001705 * Temperature is only 23 bits, so sign extend out to 32.
Zhu Yib481de92007-09-25 17:54:57 -07001706 *
1707 * NOTE If we haven't received a statistics notification yet
1708 * with an updated temperature, use R4 provided to us in the
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001709 * "initialize" ALIVE response.
1710 */
Zhu Yib481de92007-09-25 17:54:57 -07001711 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1712 vt = sign_extend(R4, 23);
1713 else
1714 vt = sign_extend(
1715 le32_to_cpu(priv->statistics.general.temperature), 23);
1716
Tomas Winklere1623442009-01-27 14:27:56 -08001717 IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
Zhu Yib481de92007-09-25 17:54:57 -07001718
1719 if (R3 == R1) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001720 IWL_ERR(priv, "Calibration conflict R1 == R3\n");
Zhu Yib481de92007-09-25 17:54:57 -07001721 return -1;
1722 }
1723
1724 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1725 * Add offset to center the adjustment around 0 degrees Centigrade. */
1726 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1727 temperature /= (R3 - R1);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001728 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -07001729
Tomas Winklere1623442009-01-27 14:27:56 -08001730 IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001731 temperature, KELVIN_TO_CELSIUS(temperature));
Zhu Yib481de92007-09-25 17:54:57 -07001732
1733 return temperature;
1734}
1735
1736/* Adjust Txpower only if temperature variance is greater than threshold. */
1737#define IWL_TEMPERATURE_THRESHOLD 3
1738
1739/**
1740 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1741 *
1742 * If the temperature changed has changed sufficiently, then a recalibration
1743 * is needed.
1744 *
1745 * Assumes caller will replace priv->last_temperature once calibration
1746 * executed.
1747 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001748static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001749{
1750 int temp_diff;
1751
1752 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001753 IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001754 return 0;
1755 }
1756
1757 temp_diff = priv->temperature - priv->last_temperature;
1758
1759 /* get absolute value */
1760 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001761 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001762 temp_diff = -temp_diff;
1763 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001764 IWL_DEBUG_POWER(priv, "Same temp, \n");
Zhu Yib481de92007-09-25 17:54:57 -07001765 else
Tomas Winklere1623442009-01-27 14:27:56 -08001766 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001767
1768 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
Tomas Winklere1623442009-01-27 14:27:56 -08001769 IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001770 return 0;
1771 }
1772
Tomas Winklere1623442009-01-27 14:27:56 -08001773 IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001774
1775 return 1;
1776}
1777
Zhu Yi52256402008-06-30 17:23:31 +08001778static void iwl4965_temperature_calib(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001779{
Zhu Yib481de92007-09-25 17:54:57 -07001780 s32 temp;
Zhu Yib481de92007-09-25 17:54:57 -07001781
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001782 temp = iwl4965_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001783 if (temp < 0)
1784 return;
1785
1786 if (priv->temperature != temp) {
1787 if (priv->temperature)
Tomas Winklere1623442009-01-27 14:27:56 -08001788 IWL_DEBUG_TEMP(priv, "Temperature changed "
Zhu Yib481de92007-09-25 17:54:57 -07001789 "from %dC to %dC\n",
1790 KELVIN_TO_CELSIUS(priv->temperature),
1791 KELVIN_TO_CELSIUS(temp));
1792 else
Tomas Winklere1623442009-01-27 14:27:56 -08001793 IWL_DEBUG_TEMP(priv, "Temperature "
Zhu Yib481de92007-09-25 17:54:57 -07001794 "initialized to %dC\n",
1795 KELVIN_TO_CELSIUS(temp));
1796 }
1797
1798 priv->temperature = temp;
1799 set_bit(STATUS_TEMPERATURE, &priv->status);
1800
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001801 if (!priv->disable_tx_power_cal &&
1802 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1803 iwl4965_is_temp_calib_needed(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001804 queue_work(priv->workqueue, &priv->txpower_work);
1805}
1806
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001807/**
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001808 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1809 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001810static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001811 u16 txq_id)
1812{
1813 /* Simply stop the queue, but don't change any configuration;
1814 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001815 iwl_write_prph(priv,
Tomas Winkler12a81f62008-04-03 16:05:20 -07001816 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001817 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1818 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001819}
1820
1821/**
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001822 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001823 * priv->lock must be held by the caller
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001824 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001825static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1826 u16 ssn_idx, u8 tx_fifo)
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001827{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001828 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1829 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001830 IWL_WARN(priv,
1831 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001832 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1833 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001834 return -EINVAL;
1835 }
1836
1837 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1838
Tomas Winkler12a81f62008-04-03 16:05:20 -07001839 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001840
1841 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1842 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1843 /* supposes that ssn_idx is valid (!= 0xFFF) */
1844 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1845
Tomas Winkler12a81f62008-04-03 16:05:20 -07001846 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Ron Rindjunsky36470742008-05-15 13:54:10 +08001847 iwl_txq_ctx_deactivate(priv, txq_id);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001848 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1849
1850 return 0;
1851}
1852
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001853/**
1854 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1855 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001856static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
Zhu Yib481de92007-09-25 17:54:57 -07001857 u16 txq_id)
1858{
1859 u32 tbl_dw_addr;
1860 u32 tbl_dw;
1861 u16 scd_q2ratid;
1862
Tomas Winkler30e553e2008-05-29 16:35:16 +08001863 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07001864
1865 tbl_dw_addr = priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001866 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
Zhu Yib481de92007-09-25 17:54:57 -07001867
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001868 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
Zhu Yib481de92007-09-25 17:54:57 -07001869
1870 if (txq_id & 0x1)
1871 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1872 else
1873 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1874
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001875 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
Zhu Yib481de92007-09-25 17:54:57 -07001876
1877 return 0;
1878}
1879
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001880
Zhu Yib481de92007-09-25 17:54:57 -07001881/**
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001882 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1883 *
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001884 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001885 * i.e. it must be one of the higher queues used for aggregation
Zhu Yib481de92007-09-25 17:54:57 -07001886 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001887static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1888 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
Zhu Yib481de92007-09-25 17:54:57 -07001889{
1890 unsigned long flags;
Zhu Yib481de92007-09-25 17:54:57 -07001891 u16 ra_tid;
1892
Tomas Winkler9f17b312008-07-11 11:53:35 +08001893 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1894 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001895 IWL_WARN(priv,
1896 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001897 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1898 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1899 return -EINVAL;
1900 }
Zhu Yib481de92007-09-25 17:54:57 -07001901
1902 ra_tid = BUILD_RAxTID(sta_id, tid);
1903
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001904 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001905 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Zhu Yib481de92007-09-25 17:54:57 -07001906
1907 spin_lock_irqsave(&priv->lock, flags);
Zhu Yib481de92007-09-25 17:54:57 -07001908
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001909 /* Stop this Tx queue before configuring it */
Zhu Yib481de92007-09-25 17:54:57 -07001910 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1911
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001912 /* Map receiver-address / traffic-ID to this queue */
Zhu Yib481de92007-09-25 17:54:57 -07001913 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1914
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001915 /* Set this queue as a chain-building queue */
Tomas Winkler12a81f62008-04-03 16:05:20 -07001916 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001917
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001918 /* Place first TFD at index corresponding to start sequence number.
1919 * Assumes that ssn_idx is valid (!= 0xFFF) */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001920 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1921 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Zhu Yib481de92007-09-25 17:54:57 -07001922 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1923
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001924 /* Set up Tx window size and frame limit for this queue */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001925 iwl_write_targ_mem(priv,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001926 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1927 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1928 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001929
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001930 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001931 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1932 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1933 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001934
Tomas Winkler12a81f62008-04-03 16:05:20 -07001935 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001936
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001937 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Zhu Yib481de92007-09-25 17:54:57 -07001938 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1939
Zhu Yib481de92007-09-25 17:54:57 -07001940 spin_unlock_irqrestore(&priv->lock, flags);
1941
1942 return 0;
1943}
1944
Tomas Winkler133636d2008-05-05 10:22:34 +08001945
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001946static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1947{
1948 switch (cmd_id) {
1949 case REPLY_RXON:
1950 return (u16) sizeof(struct iwl4965_rxon_cmd);
1951 default:
1952 return len;
1953 }
1954}
1955
Tomas Winkler133636d2008-05-05 10:22:34 +08001956static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1957{
1958 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1959 addsta->mode = cmd->mode;
1960 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1961 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1962 addsta->station_flags = cmd->station_flags;
1963 addsta->station_flags_msk = cmd->station_flags_msk;
1964 addsta->tid_disable_tx = cmd->tid_disable_tx;
1965 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1966 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1967 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -08001968 addsta->reserved1 = cpu_to_le16(0);
1969 addsta->reserved2 = cpu_to_le32(0);
Tomas Winkler133636d2008-05-05 10:22:34 +08001970
1971 return (u16)sizeof(struct iwl4965_addsta_cmd);
1972}
Tomas Winklerf20217d2008-05-29 16:35:10 +08001973
Tomas Winklerf20217d2008-05-29 16:35:10 +08001974static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
1975{
Tomas Winkler25a65722008-06-12 09:47:07 +08001976 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001977}
1978
1979/**
Tomas Winklera96a27f2008-10-23 23:48:56 -07001980 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
Tomas Winklerf20217d2008-05-29 16:35:10 +08001981 */
1982static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
1983 struct iwl_ht_agg *agg,
Tomas Winkler25a65722008-06-12 09:47:07 +08001984 struct iwl4965_tx_resp *tx_resp,
1985 int txq_id, u16 start_idx)
Tomas Winklerf20217d2008-05-29 16:35:10 +08001986{
1987 u16 status;
Tomas Winkler25a65722008-06-12 09:47:07 +08001988 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001989 struct ieee80211_tx_info *info = NULL;
1990 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001991 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001992 int i, sh, idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001993 u16 seq;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001994 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001995 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08001996
1997 agg->frame_count = tx_resp->frame_count;
1998 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001999 agg->rate_n_flags = rate_n_flags;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002000 agg->bitmap = 0;
2001
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002002 /* num frames attempted by Tx command */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002003 if (agg->frame_count == 1) {
2004 /* Only one frame was attempted; no block-ack will arrive */
2005 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08002006 idx = start_idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002007
2008 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08002009 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002010 agg->frame_count, agg->start_idx, idx);
2011
2012 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02002013 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002014 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08002015 info->flags |= iwl_is_tx_success(status) ?
Tomas Winklerf20217d2008-05-29 16:35:10 +08002016 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002017 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002018 /* FIXME: code repetition end */
2019
Tomas Winklere1623442009-01-27 14:27:56 -08002020 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002021 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08002022 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002023
2024 agg->wait_for_ba = 0;
2025 } else {
2026 /* Two or more frames were attempted; expect block-ack */
2027 u64 bitmap = 0;
2028 int start = agg->start_idx;
2029
2030 /* Construct bit-map of pending frames within Tx window */
2031 for (i = 0; i < agg->frame_count; i++) {
2032 u16 sc;
2033 status = le16_to_cpu(frame_status[i].status);
2034 seq = le16_to_cpu(frame_status[i].sequence);
2035 idx = SEQ_TO_INDEX(seq);
2036 txq_id = SEQ_TO_QUEUE(seq);
2037
2038 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2039 AGG_TX_STATE_ABORT_MSK))
2040 continue;
2041
Tomas Winklere1623442009-01-27 14:27:56 -08002042 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002043 agg->frame_count, txq_id, idx);
2044
2045 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
2046
2047 sc = le16_to_cpu(hdr->seq_ctrl);
2048 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002049 IWL_ERR(priv,
2050 "BUG_ON idx doesn't match seq control"
2051 " idx=%d, seq_idx=%d, seq=%d\n",
2052 idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002053 return -1;
2054 }
2055
Tomas Winklere1623442009-01-27 14:27:56 -08002056 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002057 i, idx, SEQ_TO_SN(sc));
2058
2059 sh = idx - start;
2060 if (sh > 64) {
2061 sh = (start - idx) + 0xff;
2062 bitmap = bitmap << sh;
2063 sh = 0;
2064 start = idx;
2065 } else if (sh < -64)
2066 sh = 0xff - (start - idx);
2067 else if (sh < 0) {
2068 sh = start - idx;
2069 start = idx;
2070 bitmap = bitmap << sh;
2071 sh = 0;
2072 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08002073 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08002074 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08002075 start, (unsigned long long)bitmap);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002076 }
2077
2078 agg->bitmap = bitmap;
2079 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08002080 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002081 agg->frame_count, agg->start_idx,
2082 (unsigned long long)agg->bitmap);
2083
2084 if (bitmap)
2085 agg->wait_for_ba = 1;
2086 }
2087 return 0;
2088}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002089
2090/**
2091 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2092 */
2093static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2094 struct iwl_rx_mem_buffer *rxb)
2095{
2096 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2097 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2098 int txq_id = SEQ_TO_QUEUE(sequence);
2099 int index = SEQ_TO_INDEX(sequence);
2100 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002101 struct ieee80211_hdr *hdr;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002102 struct ieee80211_tx_info *info;
2103 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Tomas Winkler25a65722008-06-12 09:47:07 +08002104 u32 status = le32_to_cpu(tx_resp->u.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002105 int tid = MAX_TID_COUNT;
2106 int sta_id;
2107 int freed;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002108 u8 *qc = NULL;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002109
2110 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002111 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002112 "is out of range [0-%d] %d %d\n", txq_id,
2113 index, txq->q.n_bd, txq->q.write_ptr,
2114 txq->q.read_ptr);
2115 return;
2116 }
2117
2118 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2119 memset(&info->status, 0, sizeof(info->status));
2120
Tomas Winklerf20217d2008-05-29 16:35:10 +08002121 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002122 if (ieee80211_is_data_qos(hdr->frame_control)) {
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002123 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002124 tid = qc[0] & 0xf;
2125 }
2126
2127 sta_id = iwl_get_ra_sta_id(priv, hdr);
2128 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002129 IWL_ERR(priv, "Station not known\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002130 return;
2131 }
2132
2133 if (txq->sched_retry) {
2134 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2135 struct iwl_ht_agg *agg = NULL;
2136
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002137 WARN_ON(!qc);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002138
2139 agg = &priv->stations[sta_id].tid[tid].agg;
2140
Tomas Winkler25a65722008-06-12 09:47:07 +08002141 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002142
Ron Rindjunsky32354272008-07-01 10:44:51 +03002143 /* check if BAR is needed */
2144 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2145 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002146
2147 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002148 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08002149 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002150 "%d index %d\n", scd_ssn , index);
Tomas Winkler17b88922008-05-29 16:35:12 +08002151 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002152 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2153
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002154 if (priv->mac80211_registered &&
2155 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2156 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002157 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01002158 iwl_wake_queue(priv, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002159 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01002160 iwl_wake_queue(priv, txq->swq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002161 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002162 }
2163 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002164 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002165 info->flags |= iwl_is_tx_success(status) ?
2166 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002167 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002168 le32_to_cpu(tx_resp->rate_n_flags),
2169 info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002170
Tomas Winklere1623442009-01-27 14:27:56 -08002171 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002172 "rate_n_flags 0x%x retries %d\n",
2173 txq_id,
2174 iwl_get_tx_fail_reason(status), status,
2175 le32_to_cpu(tx_resp->rate_n_flags),
2176 tx_resp->failure_frame);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002177
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002178 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklered7fafe2008-10-23 23:48:50 -07002179 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winklerf20217d2008-05-29 16:35:10 +08002180 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002181
2182 if (priv->mac80211_registered &&
2183 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01002184 iwl_wake_queue(priv, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002185 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002186
Tomas Winklered7fafe2008-10-23 23:48:50 -07002187 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002188 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2189
Tomas Winklerf20217d2008-05-29 16:35:10 +08002190 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08002191 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002192}
2193
Tomas Winklercaab8f12008-08-04 16:00:42 +08002194static int iwl4965_calc_rssi(struct iwl_priv *priv,
2195 struct iwl_rx_phy_res *rx_resp)
2196{
2197 /* data from PHY/DSP regarding signal strength, etc.,
2198 * contents are always there, not configurable by host. */
2199 struct iwl4965_rx_non_cfg_phy *ncphy =
2200 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2201 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2202 >> IWL49_AGC_DB_POS;
2203
2204 u32 valid_antennae =
2205 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2206 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2207 u8 max_rssi = 0;
2208 u32 i;
2209
2210 /* Find max rssi among 3 possible receivers.
2211 * These values are measured by the digital signal processor (DSP).
2212 * They should stay fairly constant even as the signal strength varies,
2213 * if the radio's automatic gain control (AGC) is working right.
2214 * AGC value (see below) will provide the "interesting" info. */
2215 for (i = 0; i < 3; i++)
2216 if (valid_antennae & (1 << i))
2217 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2218
Tomas Winklere1623442009-01-27 14:27:56 -08002219 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08002220 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2221 max_rssi, agc);
2222
2223 /* dBm = max_rssi dB - agc dB - constant.
2224 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08002225 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08002226}
2227
Tomas Winklerf20217d2008-05-29 16:35:10 +08002228
Zhu Yib481de92007-09-25 17:54:57 -07002229/* Set up 4965-specific Rx frame reply handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002230static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002231{
2232 /* Legacy Rx frames */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08002233 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
Ron Rindjunsky37a44212008-05-29 16:35:18 +08002234 /* Tx response */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002235 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002236}
2237
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002238static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002239{
2240 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002241}
2242
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002243static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002244{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002245 cancel_work_sync(&priv->txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002246}
2247
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002248#define IWL4965_UCODE_GET(item) \
2249static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
2250 u32 api_ver) \
2251{ \
2252 return le32_to_cpu(ucode->u.v1.item); \
2253}
2254
2255static u32 iwl4965_ucode_get_header_size(u32 api_ver)
2256{
2257 return UCODE_HEADER_SIZE(1);
2258}
2259static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
2260 u32 api_ver)
2261{
2262 return 0;
2263}
2264static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
2265 u32 api_ver)
2266{
2267 return (u8 *) ucode->u.v1.data;
2268}
2269
2270IWL4965_UCODE_GET(inst_size);
2271IWL4965_UCODE_GET(data_size);
2272IWL4965_UCODE_GET(init_size);
2273IWL4965_UCODE_GET(init_data_size);
2274IWL4965_UCODE_GET(boot_size);
2275
Tomas Winkler3c424c22008-04-15 16:01:42 -07002276static struct iwl_hcmd_ops iwl4965_hcmd = {
Tomas Winkler7e8c5192008-04-15 16:01:43 -07002277 .rxon_assoc = iwl4965_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002278 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07002279 .set_rxon_chain = iwl_set_rxon_chain,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002280};
2281
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002282static struct iwl_ucode_ops iwl4965_ucode = {
2283 .get_header_size = iwl4965_ucode_get_header_size,
2284 .get_build = iwl4965_ucode_get_build,
2285 .get_inst_size = iwl4965_ucode_get_inst_size,
2286 .get_data_size = iwl4965_ucode_get_data_size,
2287 .get_init_size = iwl4965_ucode_get_init_size,
2288 .get_init_data_size = iwl4965_ucode_get_init_data_size,
2289 .get_boot_size = iwl4965_ucode_get_boot_size,
2290 .get_data = iwl4965_ucode_get_data,
2291};
Tomas Winkler857485c2008-03-21 13:53:44 -07002292static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002293 .get_hcmd_size = iwl4965_get_hcmd_size,
Tomas Winkler133636d2008-05-05 10:22:34 +08002294 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -07002295 .chain_noise_reset = iwl4965_chain_noise_reset,
2296 .gain_computation = iwl4965_gain_computation,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08002297 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08002298 .calc_rssi = iwl4965_calc_rssi,
Tomas Winkler857485c2008-03-21 13:53:44 -07002299};
2300
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002301static struct iwl_lib_ops iwl4965_lib = {
Tomas Winkler5425e492008-04-15 16:01:38 -07002302 .set_hw_params = iwl4965_hw_set_hw_params,
Tomas Winklere2a722e2008-04-14 21:16:10 -07002303 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08002304 .txq_set_sched = iwl4965_txq_set_sched,
Tomas Winkler30e553e2008-05-29 16:35:16 +08002305 .txq_agg_enable = iwl4965_txq_agg_enable,
2306 .txq_agg_disable = iwl4965_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002307 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
2308 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002309 .txq_init = iwl_hw_tx_queue_init,
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002310 .rx_handler_setup = iwl4965_rx_handler_setup,
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002311 .setup_deferred_work = iwl4965_setup_deferred_work,
2312 .cancel_deferred_work = iwl4965_cancel_deferred_work,
Tomas Winkler57aab752008-04-14 21:16:03 -07002313 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2314 .alive_notify = iwl4965_alive_notify,
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002315 .init_alive_start = iwl4965_init_alive_start,
Tomas Winkler57aab752008-04-14 21:16:03 -07002316 .load_ucode = iwl4965_load_bsm,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002317 .apm_ops = {
Tomas Winkler91238712008-04-23 17:14:53 -07002318 .init = iwl4965_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08002319 .reset = iwl4965_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08002320 .stop = iwl4965_apm_stop,
Tomas Winkler694cc562008-04-24 11:55:22 -07002321 .config = iwl4965_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002322 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002323 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002324 .eeprom_ops = {
Tomas Winkler073d3f52008-04-21 15:41:52 -07002325 .regulatory_bands = {
2326 EEPROM_REGULATORY_BAND_1_CHANNELS,
2327 EEPROM_REGULATORY_BAND_2_CHANNELS,
2328 EEPROM_REGULATORY_BAND_3_CHANNELS,
2329 EEPROM_REGULATORY_BAND_4_CHANNELS,
2330 EEPROM_REGULATORY_BAND_5_CHANNELS,
2331 EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
2332 EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
2333 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002334 .verify_signature = iwlcore_eeprom_verify_signature,
2335 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2336 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002337 .calib_version = iwl4965_eeprom_calib_version,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002338 .query_addr = iwlcore_eeprom_query_addr,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002339 },
Tomas Winkler630fe9b2008-06-12 09:47:08 +08002340 .send_tx_power = iwl4965_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002341 .update_chain_flags = iwl_update_chain_flags,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002342 .post_associate = iwl_post_associate,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07002343 .config_ap = iwl_config_ap,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002344 .isr = iwl_isr_legacy,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07002345 .temp_ops = {
2346 .temperature = iwl4965_temperature_calib,
2347 .set_ct_kill = iwl4965_set_ct_threshold,
2348 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002349};
2350
2351static struct iwl_ops iwl4965_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002352 .ucode = &iwl4965_ucode,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002353 .lib = &iwl4965_lib,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002354 .hcmd = &iwl4965_hcmd,
Tomas Winkler857485c2008-03-21 13:53:44 -07002355 .utils = &iwl4965_hcmd_utils,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002356};
2357
Ron Rindjunskyfed90172008-04-15 16:01:41 -07002358struct iwl_cfg iwl4965_agn_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002359 .name = "4965AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002360 .fw_name_pre = IWL4965_FW_PRE,
2361 .ucode_api_max = IWL4965_UCODE_API_MAX,
2362 .ucode_api_min = IWL4965_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002363 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002364 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002365 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2366 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002367 .ops = &iwl4965_ops,
Assaf Krauss1ea87392008-03-18 14:57:50 -07002368 .mod_params = &iwl4965_mod_params,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002369 .use_isr_legacy = true
Tomas Winkler82b9a122008-03-04 18:09:30 -08002370};
2371
Tomas Winklerd16dc482008-07-11 11:53:38 +08002372/* Module firmware */
Reinette Chatrea0987a82008-12-02 12:14:06 -08002373MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
Tomas Winklerd16dc482008-07-11 11:53:38 +08002374
Assaf Krauss1ea87392008-03-18 14:57:50 -07002375module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2376MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
Emmanuel Grumbachfcc76c62008-04-15 16:01:47 -07002377module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
Niels de Vos61a2d072008-07-31 00:07:23 -07002378MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
Wu, Fengguang95aa1942008-12-17 16:52:30 +08002379module_param_named(debug, iwl4965_mod_params.debug, uint, 0444);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002380MODULE_PARM_DESC(debug, "debug output mask");
2381module_param_named(
2382 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2383MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2384
2385module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2386MODULE_PARM_DESC(queues_num, "number of hw queues.");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002387/* 11n */
2388module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2389MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002390module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2391MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002392
Ester Kummer3a1081e2008-05-06 11:05:14 +08002393module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2394MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");