blob: 881bf04725641f17ce009ec5070fb4bca7eaa264 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatreeb7ae892008-03-11 16:17:17 -07003 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
Zhu Yib481de92007-09-25 17:54:57 -070039
Assaf Krauss6bc913b2008-03-11 16:17:18 -070040#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070042#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070043#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070044#include "iwl-helpers.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070045#include "iwl-calib.h"
Tomas Winkler5083e562008-05-29 16:35:15 +080046#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070047
Tomas Winkler630fe9b2008-06-12 09:47:08 +080048static int iwl4965_send_tx_power(struct iwl_priv *priv);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +080049static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
Tomas Winkler630fe9b2008-06-12 09:47:08 +080050
Tomas Winklerd16dc482008-07-11 11:53:38 +080051/* Change firmware file name, using "-" and incrementing number,
52 * *only* when uCode interface or architecture changes so that it
53 * is not compatible with earlier drivers.
54 * This number will also appear in << 8 position of 1st dword of uCode file */
55#define IWL4965_UCODE_API "-2"
56
57
Assaf Krauss1ea87392008-03-18 14:57:50 -070058/* module parameters */
59static struct iwl_mod_params iwl4965_mod_params = {
Emmanuel Grumbach038669e2008-04-23 17:15:04 -070060 .num_of_queues = IWL49_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +080061 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
Assaf Krauss1ea87392008-03-18 14:57:50 -070062 .enable_qos = 1,
63 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +080064 .restart_fw = 1,
Assaf Krauss1ea87392008-03-18 14:57:50 -070065 /* the rest are 0 by default */
66};
67
Tomas Winkler57aab752008-04-14 21:16:03 -070068/* check contents of special bootstrap uCode SRAM */
69static int iwl4965_verify_bsm(struct iwl_priv *priv)
70{
71 __le32 *image = priv->ucode_boot.v_addr;
72 u32 len = priv->ucode_boot.len;
73 u32 reg;
74 u32 val;
75
76 IWL_DEBUG_INFO("Begin verify bsm\n");
77
78 /* verify BSM SRAM contents */
79 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
80 for (reg = BSM_SRAM_LOWER_BOUND;
81 reg < BSM_SRAM_LOWER_BOUND + len;
82 reg += sizeof(u32), image++) {
83 val = iwl_read_prph(priv, reg);
84 if (val != le32_to_cpu(*image)) {
85 IWL_ERROR("BSM uCode verification failed at "
86 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
87 BSM_SRAM_LOWER_BOUND,
88 reg - BSM_SRAM_LOWER_BOUND, len,
89 val, le32_to_cpu(*image));
90 return -EIO;
91 }
92 }
93
94 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
95
96 return 0;
97}
98
99/**
100 * iwl4965_load_bsm - Load bootstrap instructions
101 *
102 * BSM operation:
103 *
104 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
105 * in special SRAM that does not power down during RFKILL. When powering back
106 * up after power-saving sleeps (or during initial uCode load), the BSM loads
107 * the bootstrap program into the on-board processor, and starts it.
108 *
109 * The bootstrap program loads (via DMA) instructions and data for a new
110 * program from host DRAM locations indicated by the host driver in the
111 * BSM_DRAM_* registers. Once the new program is loaded, it starts
112 * automatically.
113 *
114 * When initializing the NIC, the host driver points the BSM to the
115 * "initialize" uCode image. This uCode sets up some internal data, then
116 * notifies host via "initialize alive" that it is complete.
117 *
118 * The host then replaces the BSM_DRAM_* pointer values to point to the
119 * normal runtime uCode instructions and a backup uCode data cache buffer
120 * (filled initially with starting data values for the on-board processor),
121 * then triggers the "initialize" uCode to load and launch the runtime uCode,
122 * which begins normal operation.
123 *
124 * When doing a power-save shutdown, runtime uCode saves data SRAM into
125 * the backup data cache in DRAM before SRAM is powered down.
126 *
127 * When powering back up, the BSM loads the bootstrap program. This reloads
128 * the runtime uCode instructions and the backup data cache into SRAM,
129 * and re-launches the runtime uCode from where it left off.
130 */
131static int iwl4965_load_bsm(struct iwl_priv *priv)
132{
133 __le32 *image = priv->ucode_boot.v_addr;
134 u32 len = priv->ucode_boot.len;
135 dma_addr_t pinst;
136 dma_addr_t pdata;
137 u32 inst_len;
138 u32 data_len;
139 int i;
140 u32 done;
141 u32 reg_offset;
142 int ret;
143
144 IWL_DEBUG_INFO("Begin load bsm\n");
145
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +0800146 priv->ucode_type = UCODE_RT;
147
Tomas Winkler57aab752008-04-14 21:16:03 -0700148 /* make sure bootstrap program is no larger than BSM's SRAM size */
149 if (len > IWL_MAX_BSM_SIZE)
150 return -EINVAL;
151
152 /* Tell bootstrap uCode where to find the "Initialize" uCode
153 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
Tomas Winkler2d878892008-05-29 16:34:51 +0800154 * NOTE: iwl_init_alive_start() will replace these values,
Tomas Winkler57aab752008-04-14 21:16:03 -0700155 * after the "initialize" uCode has run, to point to
Tomas Winkler2d878892008-05-29 16:34:51 +0800156 * runtime/protocol instructions and backup data cache.
157 */
Tomas Winkler57aab752008-04-14 21:16:03 -0700158 pinst = priv->ucode_init.p_addr >> 4;
159 pdata = priv->ucode_init_data.p_addr >> 4;
160 inst_len = priv->ucode_init.len;
161 data_len = priv->ucode_init_data.len;
162
163 ret = iwl_grab_nic_access(priv);
164 if (ret)
165 return ret;
166
167 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
168 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
169 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
170 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
171
172 /* Fill BSM memory with bootstrap instructions */
173 for (reg_offset = BSM_SRAM_LOWER_BOUND;
174 reg_offset < BSM_SRAM_LOWER_BOUND + len;
175 reg_offset += sizeof(u32), image++)
176 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
177
178 ret = iwl4965_verify_bsm(priv);
179 if (ret) {
180 iwl_release_nic_access(priv);
181 return ret;
182 }
183
184 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
185 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
186 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND);
187 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
188
189 /* Load bootstrap code into instruction SRAM now,
190 * to prepare to load "initialize" uCode */
191 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
192
193 /* Wait for load of bootstrap uCode to finish */
194 for (i = 0; i < 100; i++) {
195 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
196 if (!(done & BSM_WR_CTRL_REG_BIT_START))
197 break;
198 udelay(10);
199 }
200 if (i < 100)
201 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
202 else {
203 IWL_ERROR("BSM write did not complete!\n");
204 return -EIO;
205 }
206
207 /* Enable future boot loads whenever power management unit triggers it
208 * (e.g. when powering back up after power-save shutdown) */
209 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
210
211 iwl_release_nic_access(priv);
212
213 return 0;
214}
215
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800216/**
217 * iwl4965_set_ucode_ptrs - Set uCode address location
218 *
219 * Tell initialization uCode where to find runtime uCode.
220 *
221 * BSM registers initially contain pointers to initialization uCode.
222 * We need to replace them to load runtime uCode inst and data,
223 * and to save runtime data when powering down.
224 */
225static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
226{
227 dma_addr_t pinst;
228 dma_addr_t pdata;
229 unsigned long flags;
230 int ret = 0;
231
232 /* bits 35:4 for 4965 */
233 pinst = priv->ucode_code.p_addr >> 4;
234 pdata = priv->ucode_data_backup.p_addr >> 4;
235
236 spin_lock_irqsave(&priv->lock, flags);
237 ret = iwl_grab_nic_access(priv);
238 if (ret) {
239 spin_unlock_irqrestore(&priv->lock, flags);
240 return ret;
241 }
242
243 /* Tell bootstrap uCode where to find image to load */
244 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
245 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
246 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
247 priv->ucode_data.len);
248
249 /* Inst bytecount must be last to set up, bit 31 signals uCode
250 * that all new ptr/size info is in place */
251 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
252 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
253 iwl_release_nic_access(priv);
254
255 spin_unlock_irqrestore(&priv->lock, flags);
256
257 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
258
259 return ret;
260}
261
262/**
263 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
264 *
265 * Called after REPLY_ALIVE notification received from "initialize" uCode.
266 *
267 * The 4965 "initialize" ALIVE reply contains calibration data for:
268 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
269 * (3945 does not contain this data).
270 *
271 * Tell "initialize" uCode to go ahead and load the runtime uCode.
272*/
273static void iwl4965_init_alive_start(struct iwl_priv *priv)
274{
275 /* Check alive response for "valid" sign from uCode */
276 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
277 /* We had an error bringing up the hardware, so take it
278 * all the way back down so we can try again */
279 IWL_DEBUG_INFO("Initialize Alive failed.\n");
280 goto restart;
281 }
282
283 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
284 * This is a paranoid check, because we would not have gotten the
285 * "initialize" alive if code weren't properly loaded. */
286 if (iwl_verify_ucode(priv)) {
287 /* Runtime instruction load was bad;
288 * take it all the way back down so we can try again */
289 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
290 goto restart;
291 }
292
293 /* Calculate temperature */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +0800294 priv->temperature = iwl4965_hw_get_temperature(priv);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800295
296 /* Send pointers to protocol/runtime uCode image ... init code will
297 * load and launch runtime uCode, which will send us another "Alive"
298 * notification. */
299 IWL_DEBUG_INFO("Initialization Alive received.\n");
300 if (iwl4965_set_ucode_ptrs(priv)) {
301 /* Runtime instruction load won't happen;
302 * take it all the way back down so we can try again */
303 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
304 goto restart;
305 }
306 return;
307
308restart:
309 queue_work(priv->workqueue, &priv->restart);
310}
311
Zhu Yib481de92007-09-25 17:54:57 -0700312static int is_fat_channel(__le32 rxon_flags)
313{
314 return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
315 (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
316}
317
Tomas Winkler8614f362008-04-23 17:14:55 -0700318/*
319 * EEPROM handlers
320 */
321
322static int iwl4965_eeprom_check_version(struct iwl_priv *priv)
323{
324 u16 eeprom_ver;
325 u16 calib_ver;
326
327 eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
328
329 calib_ver = iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
330
331 if (eeprom_ver < EEPROM_4965_EEPROM_VERSION ||
332 calib_ver < EEPROM_4965_TX_POWER_VERSION)
333 goto err;
334
335 return 0;
336err:
337 IWL_ERROR("Unsuported EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
338 eeprom_ver, EEPROM_4965_EEPROM_VERSION,
339 calib_ver, EEPROM_4965_TX_POWER_VERSION);
340 return -EINVAL;
341
342}
Zhu Yib481de92007-09-25 17:54:57 -0700343
Tomas Winklerda1bc452008-05-29 16:35:00 +0800344/*
345 * Activate/Deactivat Tx DMA/FIFO channels according tx fifos mask
346 * must be called under priv->lock and mac access
347 */
348static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
Zhu Yib481de92007-09-25 17:54:57 -0700349{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800350 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
Zhu Yib481de92007-09-25 17:54:57 -0700351}
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800352
Tomas Winkler91238712008-04-23 17:14:53 -0700353static int iwl4965_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700354{
Tomas Winkler91238712008-04-23 17:14:53 -0700355 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700356
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700357 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Tomas Winkler91238712008-04-23 17:14:53 -0700358 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -0700359
Tomas Winkler8f061892008-05-29 16:34:56 +0800360 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
361 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
362 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
363
Tomas Winkler91238712008-04-23 17:14:53 -0700364 /* set "initialization complete" bit to move adapter
365 * D0U* --> D0A* state */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700366 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winkler91238712008-04-23 17:14:53 -0700367
368 /* wait for clock stabilization */
369 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
370 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
371 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
372 if (ret < 0) {
Zhu Yib481de92007-09-25 17:54:57 -0700373 IWL_DEBUG_INFO("Failed to init the card\n");
Tomas Winkler91238712008-04-23 17:14:53 -0700374 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700375 }
376
Tomas Winkler91238712008-04-23 17:14:53 -0700377 ret = iwl_grab_nic_access(priv);
378 if (ret)
379 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700380
Tomas Winkler91238712008-04-23 17:14:53 -0700381 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800382 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
383 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700384
385 udelay(20);
386
Tomas Winkler8f061892008-05-29 16:34:56 +0800387 /* disable L1-Active */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700388 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler91238712008-04-23 17:14:53 -0700389 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700390
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700391 iwl_release_nic_access(priv);
Tomas Winkler91238712008-04-23 17:14:53 -0700392out:
Tomas Winkler91238712008-04-23 17:14:53 -0700393 return ret;
394}
395
Tomas Winkler694cc562008-04-24 11:55:22 -0700396
397static void iwl4965_nic_config(struct iwl_priv *priv)
398{
399 unsigned long flags;
400 u32 val;
401 u16 radio_cfg;
Tomas Winklere7b63582008-09-03 11:26:49 +0800402 u16 link;
Tomas Winkler694cc562008-04-24 11:55:22 -0700403
404 spin_lock_irqsave(&priv->lock, flags);
405
406 if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
407 pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
408 /* Enable No Snoop field */
409 pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
410 val & ~(1 << 11));
411 }
412
Tomas Winklere7b63582008-09-03 11:26:49 +0800413 pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
Tomas Winkler694cc562008-04-24 11:55:22 -0700414
Tomas Winkler8f061892008-05-29 16:34:56 +0800415 /* L1 is enabled by BIOS */
Tomas Winklere7b63582008-09-03 11:26:49 +0800416 if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
Tomas Winkler8f061892008-05-29 16:34:56 +0800417 /* diable L0S disabled L1A enabled */
418 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
419 else
420 /* L0S enabled L1A disabled */
421 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winkler694cc562008-04-24 11:55:22 -0700422
423 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
424
425 /* write radio config values to register */
426 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
427 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
428 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
429 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
430 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
431
432 /* set CSR_HW_CONFIG_REG for uCode use */
433 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
434 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
435 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
436
437 priv->calib_info = (struct iwl_eeprom_calib_info *)
438 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
439
440 spin_unlock_irqrestore(&priv->lock, flags);
441}
442
Tomas Winkler46315e02008-05-29 16:34:59 +0800443static int iwl4965_apm_stop_master(struct iwl_priv *priv)
444{
445 int ret = 0;
446 unsigned long flags;
447
448 spin_lock_irqsave(&priv->lock, flags);
449
450 /* set stop master bit */
451 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
452
453 ret = iwl_poll_bit(priv, CSR_RESET,
454 CSR_RESET_REG_FLAG_MASTER_DISABLED,
455 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
456 if (ret < 0)
457 goto out;
458
459out:
460 spin_unlock_irqrestore(&priv->lock, flags);
461 IWL_DEBUG_INFO("stop master\n");
462
463 return ret;
464}
465
Tomas Winklerf118a912008-05-29 16:34:58 +0800466static void iwl4965_apm_stop(struct iwl_priv *priv)
467{
468 unsigned long flags;
469
Tomas Winkler46315e02008-05-29 16:34:59 +0800470 iwl4965_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800471
472 spin_lock_irqsave(&priv->lock, flags);
473
474 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
475
476 udelay(10);
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800477 /* clear "init complete" move adapter D0A* --> D0U state */
478 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800479 spin_unlock_irqrestore(&priv->lock, flags);
480}
481
Tomas Winkler7f066102008-05-29 16:34:57 +0800482static int iwl4965_apm_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700483{
Tomas Winkler7f066102008-05-29 16:34:57 +0800484 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700485 unsigned long flags;
486
Tomas Winkler46315e02008-05-29 16:34:59 +0800487 iwl4965_apm_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700488
489 spin_lock_irqsave(&priv->lock, flags);
490
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700491 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Zhu Yib481de92007-09-25 17:54:57 -0700492
493 udelay(10);
494
Tomas Winkler7f066102008-05-29 16:34:57 +0800495 /* FIXME: put here L1A -L0S w/a */
496
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700497 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800498
Tomas Winkler7f066102008-05-29 16:34:57 +0800499 ret = iwl_poll_bit(priv, CSR_RESET,
Zhu Yib481de92007-09-25 17:54:57 -0700500 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
501 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25);
502
Tomas Winkler7f066102008-05-29 16:34:57 +0800503 if (ret)
504 goto out;
505
Zhu Yib481de92007-09-25 17:54:57 -0700506 udelay(10);
507
Tomas Winkler7f066102008-05-29 16:34:57 +0800508 ret = iwl_grab_nic_access(priv);
509 if (ret)
510 goto out;
511 /* Enable DMA and BSM Clock */
512 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
513 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700514
Tomas Winkler7f066102008-05-29 16:34:57 +0800515 udelay(10);
Zhu Yib481de92007-09-25 17:54:57 -0700516
Tomas Winkler7f066102008-05-29 16:34:57 +0800517 /* disable L1A */
518 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
519 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700520
Tomas Winkler7f066102008-05-29 16:34:57 +0800521 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700522
523 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
524 wake_up_interruptible(&priv->wait_command_queue);
525
Tomas Winkler7f066102008-05-29 16:34:57 +0800526out:
Zhu Yib481de92007-09-25 17:54:57 -0700527 spin_unlock_irqrestore(&priv->lock, flags);
528
Tomas Winkler7f066102008-05-29 16:34:57 +0800529 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700530}
531
Zhu Yib481de92007-09-25 17:54:57 -0700532/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
533 * Called after every association, but this runs only once!
534 * ... once chain noise is calibrated the first time, it's good forever. */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700535static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700536{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700537 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
Zhu Yib481de92007-09-25 17:54:57 -0700538
Tomas Winkler3109ece2008-03-28 16:33:35 -0700539 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800540 struct iwl4965_calibration_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700541
542 memset(&cmd, 0, sizeof(cmd));
543 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
544 cmd.diff_gain_a = 0;
545 cmd.diff_gain_b = 0;
546 cmd.diff_gain_c = 0;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700547 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
548 sizeof(cmd), &cmd))
549 IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
Zhu Yib481de92007-09-25 17:54:57 -0700550 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
551 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
552 }
Zhu Yib481de92007-09-25 17:54:57 -0700553}
554
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700555static void iwl4965_gain_computation(struct iwl_priv *priv,
556 u32 *average_noise,
557 u16 min_average_noise_antenna_i,
558 u32 min_average_noise)
Zhu Yib481de92007-09-25 17:54:57 -0700559{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700560 int i, ret;
561 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Zhu Yib481de92007-09-25 17:54:57 -0700562
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700563 data->delta_gain_code[min_average_noise_antenna_i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700564
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700565 for (i = 0; i < NUM_RX_CHAINS; i++) {
566 s32 delta_g = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700567
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700568 if (!(data->disconn_array[i]) &&
569 (data->delta_gain_code[i] ==
Zhu Yib481de92007-09-25 17:54:57 -0700570 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700571 delta_g = average_noise[i] - min_average_noise;
572 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
573 data->delta_gain_code[i] =
574 min(data->delta_gain_code[i],
575 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Zhu Yib481de92007-09-25 17:54:57 -0700576
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700577 data->delta_gain_code[i] =
578 (data->delta_gain_code[i] | (1 << 2));
579 } else {
580 data->delta_gain_code[i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700581 }
Zhu Yib481de92007-09-25 17:54:57 -0700582 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700583 IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
584 data->delta_gain_code[0],
585 data->delta_gain_code[1],
586 data->delta_gain_code[2]);
Zhu Yib481de92007-09-25 17:54:57 -0700587
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700588 /* Differential gain gets sent to uCode only once */
589 if (!data->radio_write) {
590 struct iwl4965_calibration_cmd cmd;
591 data->radio_write = 1;
Zhu Yib481de92007-09-25 17:54:57 -0700592
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700593 memset(&cmd, 0, sizeof(cmd));
594 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
595 cmd.diff_gain_a = data->delta_gain_code[0];
596 cmd.diff_gain_b = data->delta_gain_code[1];
597 cmd.diff_gain_c = data->delta_gain_code[2];
598 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
599 sizeof(cmd), &cmd);
600 if (ret)
601 IWL_DEBUG_CALIB("fail sending cmd "
602 "REPLY_PHY_CALIBRATION_CMD \n");
Zhu Yib481de92007-09-25 17:54:57 -0700603
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700604 /* TODO we might want recalculate
605 * rx_chain in rxon cmd */
606
607 /* Mark so we run this algo only once! */
608 data->state = IWL_CHAIN_NOISE_CALIBRATED;
Zhu Yib481de92007-09-25 17:54:57 -0700609 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700610 data->chain_noise_a = 0;
611 data->chain_noise_b = 0;
612 data->chain_noise_c = 0;
613 data->chain_signal_a = 0;
614 data->chain_signal_b = 0;
615 data->chain_signal_c = 0;
616 data->beacon_count = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700617}
618
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800619static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
620 __le32 *tx_flags)
621{
Johannes Berge6a98542008-10-21 12:40:02 +0200622 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800623 *tx_flags |= TX_CMD_FLG_RTS_MSK;
624 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
Johannes Berge6a98542008-10-21 12:40:02 +0200625 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800626 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
627 *tx_flags |= TX_CMD_FLG_CTS_MSK;
628 }
629}
630
Zhu Yib481de92007-09-25 17:54:57 -0700631static void iwl4965_bg_txpower_work(struct work_struct *work)
632{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700633 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -0700634 txpower_work);
635
636 /* If a scan happened to start before we got here
637 * then just return; the statistics notification will
638 * kick off another scheduled work to compensate for
639 * any temperature delta we missed here. */
640 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
641 test_bit(STATUS_SCANNING, &priv->status))
642 return;
643
644 mutex_lock(&priv->mutex);
645
646 /* Regardless of if we are assocaited, we must reconfigure the
647 * TX power since frames can be sent on non-radar channels while
648 * not associated */
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800649 iwl4965_send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700650
651 /* Update last_temperature to keep is_calib_needed from running
652 * when it isn't needed... */
653 priv->last_temperature = priv->temperature;
654
655 mutex_unlock(&priv->mutex);
656}
657
658/*
659 * Acquire priv->lock before calling this function !
660 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700661static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
Zhu Yib481de92007-09-25 17:54:57 -0700662{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700663 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
Zhu Yib481de92007-09-25 17:54:57 -0700664 (index & 0xff) | (txq_id << 8));
Tomas Winkler12a81f62008-04-03 16:05:20 -0700665 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
Zhu Yib481de92007-09-25 17:54:57 -0700666}
667
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800668/**
669 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
670 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
671 * @scd_retry: (1) Indicates queue will be used in aggregation mode
672 *
673 * NOTE: Acquire priv->lock before calling this function !
Zhu Yib481de92007-09-25 17:54:57 -0700674 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700675static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800676 struct iwl_tx_queue *txq,
Zhu Yib481de92007-09-25 17:54:57 -0700677 int tx_fifo_id, int scd_retry)
678{
679 int txq_id = txq->q.id;
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800680
681 /* Find out whether to activate Tx queue */
Zhu Yib481de92007-09-25 17:54:57 -0700682 int active = test_bit(txq_id, &priv->txq_ctx_active_msk)?1:0;
683
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800684 /* Set up and activate */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700685 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700686 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
687 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
688 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
689 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
690 IWL49_SCD_QUEUE_STTS_REG_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700691
692 txq->sched_retry = scd_retry;
693
694 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800695 active ? "Activate" : "Deactivate",
Zhu Yib481de92007-09-25 17:54:57 -0700696 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
697}
698
699static const u16 default_queue_to_tx_fifo[] = {
700 IWL_TX_FIFO_AC3,
701 IWL_TX_FIFO_AC2,
702 IWL_TX_FIFO_AC1,
703 IWL_TX_FIFO_AC0,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700704 IWL49_CMD_FIFO_NUM,
Zhu Yib481de92007-09-25 17:54:57 -0700705 IWL_TX_FIFO_HCCA_1,
706 IWL_TX_FIFO_HCCA_2
707};
708
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800709static int iwl4965_alive_notify(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700710{
711 u32 a;
712 int i = 0;
713 unsigned long flags;
Tomas Winkler857485c2008-03-21 13:53:44 -0700714 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700715
716 spin_lock_irqsave(&priv->lock, flags);
717
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700718 ret = iwl_grab_nic_access(priv);
Tomas Winkler857485c2008-03-21 13:53:44 -0700719 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700720 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler857485c2008-03-21 13:53:44 -0700721 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700722 }
723
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800724 /* Clear 4965's internal Tx Scheduler data base */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700725 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700726 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
727 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700728 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700729 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700730 iwl_write_targ_mem(priv, a, 0);
Tomas Winkler5425e492008-04-15 16:01:38 -0700731 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700732 iwl_write_targ_mem(priv, a, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700733
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800734 /* Tel 4965 where to find Tx byte count tables */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700735 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
Tomas Winkler059ff822008-04-14 21:16:14 -0700736 (priv->shared_phys +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800737 offsetof(struct iwl4965_shared, queues_byte_cnt_tbls)) >> 10);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800738
739 /* Disable chain mode for all queues */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700740 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700741
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800742 /* Initialize each Tx queue (including the command queue) */
Tomas Winkler5425e492008-04-15 16:01:38 -0700743 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800744
745 /* TFD circular buffer read/write indexes */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700746 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700747 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800748
749 /* Max Tx Window size for Scheduler-ACK mode */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700750 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700751 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
752 (SCD_WIN_SIZE <<
753 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
754 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800755
756 /* Frame limit */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700757 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700758 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
759 sizeof(u32),
760 (SCD_FRAME_LIMIT <<
761 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
762 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700763
764 }
Tomas Winkler12a81f62008-04-03 16:05:20 -0700765 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
Tomas Winkler5425e492008-04-15 16:01:38 -0700766 (1 << priv->hw_params.max_txq_num) - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700767
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800768 /* Activate all Tx DMA/FIFO channels */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800769 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Zhu Yib481de92007-09-25 17:54:57 -0700770
771 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800772
773 /* Map each Tx/cmd queue to its corresponding fifo */
Zhu Yib481de92007-09-25 17:54:57 -0700774 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
775 int ac = default_queue_to_tx_fifo[i];
Ron Rindjunsky36470742008-05-15 13:54:10 +0800776 iwl_txq_ctx_activate(priv, i);
Zhu Yib481de92007-09-25 17:54:57 -0700777 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
778 }
779
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700780 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700781 spin_unlock_irqrestore(&priv->lock, flags);
782
Tomas Winkler857485c2008-03-21 13:53:44 -0700783 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700784}
785
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700786static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
787 .min_nrg_cck = 97,
788 .max_nrg_cck = 0,
789
790 .auto_corr_min_ofdm = 85,
791 .auto_corr_min_ofdm_mrc = 170,
792 .auto_corr_min_ofdm_x1 = 105,
793 .auto_corr_min_ofdm_mrc_x1 = 220,
794
795 .auto_corr_max_ofdm = 120,
796 .auto_corr_max_ofdm_mrc = 210,
797 .auto_corr_max_ofdm_x1 = 140,
798 .auto_corr_max_ofdm_mrc_x1 = 270,
799
800 .auto_corr_min_cck = 125,
801 .auto_corr_max_cck = 200,
802 .auto_corr_min_cck_mrc = 200,
803 .auto_corr_max_cck_mrc = 400,
804
805 .nrg_th_cck = 100,
806 .nrg_th_ofdm = 100,
807};
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700808
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800809/**
Tomas Winkler5425e492008-04-15 16:01:38 -0700810 * iwl4965_hw_set_hw_params
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800811 *
812 * Called when initializing driver
813 */
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800814static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700815{
Assaf Krauss316c30d2008-03-14 10:38:46 -0700816
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700817 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
Assaf Krauss1ea87392008-03-18 14:57:50 -0700818 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Assaf Krauss316c30d2008-03-14 10:38:46 -0700819 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700820 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
Tomas Winkler059ff822008-04-14 21:16:14 -0700821 return -EINVAL;
Assaf Krauss316c30d2008-03-14 10:38:46 -0700822 }
823
Tomas Winkler5425e492008-04-15 16:01:38 -0700824 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Tomas Winkler5425e492008-04-15 16:01:38 -0700825 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
826 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700827 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
828 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
829 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
830 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
831
Tomas Winklerec35cf22008-04-15 16:01:39 -0700832 priv->hw_params.tx_chains_num = 2;
833 priv->hw_params.rx_chains_num = 2;
Guy Cohenfde0db32008-04-21 15:42:01 -0700834 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
835 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700836 priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
837
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700838 priv->hw_params.sens = &iwl4965_sensitivity;
Tomas Winkler3e82a822008-02-13 11:32:31 -0800839
Tomas Winkler059ff822008-04-14 21:16:14 -0700840 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700841}
842
Zhu Yib481de92007-09-25 17:54:57 -0700843static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
844{
845 s32 sign = 1;
846
847 if (num < 0) {
848 sign = -sign;
849 num = -num;
850 }
851 if (denom < 0) {
852 sign = -sign;
853 denom = -denom;
854 }
855 *res = 1;
856 *res = ((num * 2 + denom) / (denom * 2)) * sign;
857
858 return 1;
859}
860
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800861/**
862 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
863 *
864 * Determines power supply voltage compensation for txpower calculations.
865 * Returns number of 1/2-dB steps to subtract from gain table index,
866 * to compensate for difference between power supply voltage during
867 * factory measurements, vs. current power supply voltage.
868 *
869 * Voltage indication is higher for lower voltage.
870 * Lower voltage requires more gain (lower gain table index).
871 */
Zhu Yib481de92007-09-25 17:54:57 -0700872static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
873 s32 current_voltage)
874{
875 s32 comp = 0;
876
877 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
878 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
879 return 0;
880
881 iwl4965_math_div_round(current_voltage - eeprom_voltage,
882 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
883
884 if (current_voltage > eeprom_voltage)
885 comp *= 2;
886 if ((comp < -2) || (comp > 2))
887 comp = 0;
888
889 return comp;
890}
891
Zhu Yib481de92007-09-25 17:54:57 -0700892static s32 iwl4965_get_tx_atten_grp(u16 channel)
893{
894 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
895 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
896 return CALIB_CH_GROUP_5;
897
898 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
899 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
900 return CALIB_CH_GROUP_1;
901
902 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
903 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
904 return CALIB_CH_GROUP_2;
905
906 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
907 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
908 return CALIB_CH_GROUP_3;
909
910 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
911 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
912 return CALIB_CH_GROUP_4;
913
914 IWL_ERROR("Can't find txatten group for channel %d.\n", channel);
915 return -1;
916}
917
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700918static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700919{
920 s32 b = -1;
921
922 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700923 if (priv->calib_info->band_info[b].ch_from == 0)
Zhu Yib481de92007-09-25 17:54:57 -0700924 continue;
925
Tomas Winkler073d3f52008-04-21 15:41:52 -0700926 if ((channel >= priv->calib_info->band_info[b].ch_from)
927 && (channel <= priv->calib_info->band_info[b].ch_to))
Zhu Yib481de92007-09-25 17:54:57 -0700928 break;
929 }
930
931 return b;
932}
933
934static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
935{
936 s32 val;
937
938 if (x2 == x1)
939 return y1;
940 else {
941 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
942 return val + y2;
943 }
944}
945
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800946/**
947 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
948 *
949 * Interpolates factory measurements from the two sample channels within a
950 * sub-band, to apply to channel of interest. Interpolation is proportional to
951 * differences in channel frequencies, which is proportional to differences
952 * in channel number.
953 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700954static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700955 struct iwl_eeprom_calib_ch_info *chan_info)
Zhu Yib481de92007-09-25 17:54:57 -0700956{
957 s32 s = -1;
958 u32 c;
959 u32 m;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700960 const struct iwl_eeprom_calib_measure *m1;
961 const struct iwl_eeprom_calib_measure *m2;
962 struct iwl_eeprom_calib_measure *omeas;
Zhu Yib481de92007-09-25 17:54:57 -0700963 u32 ch_i1;
964 u32 ch_i2;
965
966 s = iwl4965_get_sub_band(priv, channel);
967 if (s >= EEPROM_TX_POWER_BANDS) {
Jiri Slaby6f147922008-08-11 23:49:41 +0200968 IWL_ERROR("Tx Power can not find channel %d\n", channel);
Zhu Yib481de92007-09-25 17:54:57 -0700969 return -1;
970 }
971
Tomas Winkler073d3f52008-04-21 15:41:52 -0700972 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
973 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
Zhu Yib481de92007-09-25 17:54:57 -0700974 chan_info->ch_num = (u8) channel;
975
976 IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
977 channel, s, ch_i1, ch_i2);
978
979 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
980 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700981 m1 = &(priv->calib_info->band_info[s].ch1.
Zhu Yib481de92007-09-25 17:54:57 -0700982 measurements[c][m]);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700983 m2 = &(priv->calib_info->band_info[s].ch2.
Zhu Yib481de92007-09-25 17:54:57 -0700984 measurements[c][m]);
985 omeas = &(chan_info->measurements[c][m]);
986
987 omeas->actual_pow =
988 (u8) iwl4965_interpolate_value(channel, ch_i1,
989 m1->actual_pow,
990 ch_i2,
991 m2->actual_pow);
992 omeas->gain_idx =
993 (u8) iwl4965_interpolate_value(channel, ch_i1,
994 m1->gain_idx, ch_i2,
995 m2->gain_idx);
996 omeas->temperature =
997 (u8) iwl4965_interpolate_value(channel, ch_i1,
998 m1->temperature,
999 ch_i2,
1000 m2->temperature);
1001 omeas->pa_det =
1002 (s8) iwl4965_interpolate_value(channel, ch_i1,
1003 m1->pa_det, ch_i2,
1004 m2->pa_det);
1005
1006 IWL_DEBUG_TXPOWER
1007 ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
1008 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
1009 IWL_DEBUG_TXPOWER
1010 ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
1011 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
1012 IWL_DEBUG_TXPOWER
1013 ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
1014 m1->pa_det, m2->pa_det, omeas->pa_det);
1015 IWL_DEBUG_TXPOWER
1016 ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
1017 m1->temperature, m2->temperature,
1018 omeas->temperature);
1019 }
1020 }
1021
1022 return 0;
1023}
1024
1025/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1026 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1027static s32 back_off_table[] = {
1028 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1029 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1030 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1031 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1032 10 /* CCK */
1033};
1034
1035/* Thermal compensation values for txpower for various frequency ranges ...
1036 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001037static struct iwl4965_txpower_comp_entry {
Zhu Yib481de92007-09-25 17:54:57 -07001038 s32 degrees_per_05db_a;
1039 s32 degrees_per_05db_a_denom;
1040} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
1041 {9, 2}, /* group 0 5.2, ch 34-43 */
1042 {4, 1}, /* group 1 5.2, ch 44-70 */
1043 {4, 1}, /* group 2 5.2, ch 71-124 */
1044 {4, 1}, /* group 3 5.2, ch 125-200 */
1045 {3, 1} /* group 4 2.4, ch all */
1046};
1047
1048static s32 get_min_power_index(s32 rate_power_index, u32 band)
1049{
1050 if (!band) {
1051 if ((rate_power_index & 7) <= 4)
1052 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1053 }
1054 return MIN_TX_GAIN_INDEX;
1055}
1056
1057struct gain_entry {
1058 u8 dsp;
1059 u8 radio;
1060};
1061
1062static const struct gain_entry gain_table[2][108] = {
1063 /* 5.2GHz power gain index table */
1064 {
1065 {123, 0x3F}, /* highest txpower */
1066 {117, 0x3F},
1067 {110, 0x3F},
1068 {104, 0x3F},
1069 {98, 0x3F},
1070 {110, 0x3E},
1071 {104, 0x3E},
1072 {98, 0x3E},
1073 {110, 0x3D},
1074 {104, 0x3D},
1075 {98, 0x3D},
1076 {110, 0x3C},
1077 {104, 0x3C},
1078 {98, 0x3C},
1079 {110, 0x3B},
1080 {104, 0x3B},
1081 {98, 0x3B},
1082 {110, 0x3A},
1083 {104, 0x3A},
1084 {98, 0x3A},
1085 {110, 0x39},
1086 {104, 0x39},
1087 {98, 0x39},
1088 {110, 0x38},
1089 {104, 0x38},
1090 {98, 0x38},
1091 {110, 0x37},
1092 {104, 0x37},
1093 {98, 0x37},
1094 {110, 0x36},
1095 {104, 0x36},
1096 {98, 0x36},
1097 {110, 0x35},
1098 {104, 0x35},
1099 {98, 0x35},
1100 {110, 0x34},
1101 {104, 0x34},
1102 {98, 0x34},
1103 {110, 0x33},
1104 {104, 0x33},
1105 {98, 0x33},
1106 {110, 0x32},
1107 {104, 0x32},
1108 {98, 0x32},
1109 {110, 0x31},
1110 {104, 0x31},
1111 {98, 0x31},
1112 {110, 0x30},
1113 {104, 0x30},
1114 {98, 0x30},
1115 {110, 0x25},
1116 {104, 0x25},
1117 {98, 0x25},
1118 {110, 0x24},
1119 {104, 0x24},
1120 {98, 0x24},
1121 {110, 0x23},
1122 {104, 0x23},
1123 {98, 0x23},
1124 {110, 0x22},
1125 {104, 0x18},
1126 {98, 0x18},
1127 {110, 0x17},
1128 {104, 0x17},
1129 {98, 0x17},
1130 {110, 0x16},
1131 {104, 0x16},
1132 {98, 0x16},
1133 {110, 0x15},
1134 {104, 0x15},
1135 {98, 0x15},
1136 {110, 0x14},
1137 {104, 0x14},
1138 {98, 0x14},
1139 {110, 0x13},
1140 {104, 0x13},
1141 {98, 0x13},
1142 {110, 0x12},
1143 {104, 0x08},
1144 {98, 0x08},
1145 {110, 0x07},
1146 {104, 0x07},
1147 {98, 0x07},
1148 {110, 0x06},
1149 {104, 0x06},
1150 {98, 0x06},
1151 {110, 0x05},
1152 {104, 0x05},
1153 {98, 0x05},
1154 {110, 0x04},
1155 {104, 0x04},
1156 {98, 0x04},
1157 {110, 0x03},
1158 {104, 0x03},
1159 {98, 0x03},
1160 {110, 0x02},
1161 {104, 0x02},
1162 {98, 0x02},
1163 {110, 0x01},
1164 {104, 0x01},
1165 {98, 0x01},
1166 {110, 0x00},
1167 {104, 0x00},
1168 {98, 0x00},
1169 {93, 0x00},
1170 {88, 0x00},
1171 {83, 0x00},
1172 {78, 0x00},
1173 },
1174 /* 2.4GHz power gain index table */
1175 {
1176 {110, 0x3f}, /* highest txpower */
1177 {104, 0x3f},
1178 {98, 0x3f},
1179 {110, 0x3e},
1180 {104, 0x3e},
1181 {98, 0x3e},
1182 {110, 0x3d},
1183 {104, 0x3d},
1184 {98, 0x3d},
1185 {110, 0x3c},
1186 {104, 0x3c},
1187 {98, 0x3c},
1188 {110, 0x3b},
1189 {104, 0x3b},
1190 {98, 0x3b},
1191 {110, 0x3a},
1192 {104, 0x3a},
1193 {98, 0x3a},
1194 {110, 0x39},
1195 {104, 0x39},
1196 {98, 0x39},
1197 {110, 0x38},
1198 {104, 0x38},
1199 {98, 0x38},
1200 {110, 0x37},
1201 {104, 0x37},
1202 {98, 0x37},
1203 {110, 0x36},
1204 {104, 0x36},
1205 {98, 0x36},
1206 {110, 0x35},
1207 {104, 0x35},
1208 {98, 0x35},
1209 {110, 0x34},
1210 {104, 0x34},
1211 {98, 0x34},
1212 {110, 0x33},
1213 {104, 0x33},
1214 {98, 0x33},
1215 {110, 0x32},
1216 {104, 0x32},
1217 {98, 0x32},
1218 {110, 0x31},
1219 {104, 0x31},
1220 {98, 0x31},
1221 {110, 0x30},
1222 {104, 0x30},
1223 {98, 0x30},
1224 {110, 0x6},
1225 {104, 0x6},
1226 {98, 0x6},
1227 {110, 0x5},
1228 {104, 0x5},
1229 {98, 0x5},
1230 {110, 0x4},
1231 {104, 0x4},
1232 {98, 0x4},
1233 {110, 0x3},
1234 {104, 0x3},
1235 {98, 0x3},
1236 {110, 0x2},
1237 {104, 0x2},
1238 {98, 0x2},
1239 {110, 0x1},
1240 {104, 0x1},
1241 {98, 0x1},
1242 {110, 0x0},
1243 {104, 0x0},
1244 {98, 0x0},
1245 {97, 0},
1246 {96, 0},
1247 {95, 0},
1248 {94, 0},
1249 {93, 0},
1250 {92, 0},
1251 {91, 0},
1252 {90, 0},
1253 {89, 0},
1254 {88, 0},
1255 {87, 0},
1256 {86, 0},
1257 {85, 0},
1258 {84, 0},
1259 {83, 0},
1260 {82, 0},
1261 {81, 0},
1262 {80, 0},
1263 {79, 0},
1264 {78, 0},
1265 {77, 0},
1266 {76, 0},
1267 {75, 0},
1268 {74, 0},
1269 {73, 0},
1270 {72, 0},
1271 {71, 0},
1272 {70, 0},
1273 {69, 0},
1274 {68, 0},
1275 {67, 0},
1276 {66, 0},
1277 {65, 0},
1278 {64, 0},
1279 {63, 0},
1280 {62, 0},
1281 {61, 0},
1282 {60, 0},
1283 {59, 0},
1284 }
1285};
1286
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001287static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
Zhu Yib481de92007-09-25 17:54:57 -07001288 u8 is_fat, u8 ctrl_chan_high,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001289 struct iwl4965_tx_power_db *tx_power_tbl)
Zhu Yib481de92007-09-25 17:54:57 -07001290{
1291 u8 saturation_power;
1292 s32 target_power;
1293 s32 user_target_power;
1294 s32 power_limit;
1295 s32 current_temp;
1296 s32 reg_limit;
1297 s32 current_regulatory;
1298 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1299 int i;
1300 int c;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001301 const struct iwl_channel_info *ch_info = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -07001302 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1303 const struct iwl_eeprom_calib_measure *measurement;
Zhu Yib481de92007-09-25 17:54:57 -07001304 s16 voltage;
1305 s32 init_voltage;
1306 s32 voltage_compensation;
1307 s32 degrees_per_05db_num;
1308 s32 degrees_per_05db_denom;
1309 s32 factory_temp;
1310 s32 temperature_comp[2];
1311 s32 factory_gain_index[2];
1312 s32 factory_actual_pwr[2];
1313 s32 power_index;
1314
Zhu Yib481de92007-09-25 17:54:57 -07001315 /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
1316 * are used for indexing into txpower table) */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001317 user_target_power = 2 * priv->tx_power_user_lmt;
Zhu Yib481de92007-09-25 17:54:57 -07001318
1319 /* Get current (RXON) channel, band, width */
Zhu Yib481de92007-09-25 17:54:57 -07001320 IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
1321 is_fat);
1322
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001323 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1324
1325 if (!is_channel_valid(ch_info))
Zhu Yib481de92007-09-25 17:54:57 -07001326 return -EINVAL;
1327
1328 /* get txatten group, used to select 1) thermal txpower adjustment
1329 * and 2) mimo txpower balance between Tx chains. */
1330 txatten_grp = iwl4965_get_tx_atten_grp(channel);
1331 if (txatten_grp < 0)
1332 return -EINVAL;
1333
1334 IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
1335 channel, txatten_grp);
1336
1337 if (is_fat) {
1338 if (ctrl_chan_high)
1339 channel -= 2;
1340 else
1341 channel += 2;
1342 }
1343
1344 /* hardware txpower limits ...
1345 * saturation (clipping distortion) txpowers are in half-dBm */
1346 if (band)
Tomas Winkler073d3f52008-04-21 15:41:52 -07001347 saturation_power = priv->calib_info->saturation_power24;
Zhu Yib481de92007-09-25 17:54:57 -07001348 else
Tomas Winkler073d3f52008-04-21 15:41:52 -07001349 saturation_power = priv->calib_info->saturation_power52;
Zhu Yib481de92007-09-25 17:54:57 -07001350
1351 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1352 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1353 if (band)
1354 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1355 else
1356 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1357 }
1358
1359 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1360 * max_power_avg values are in dBm, convert * 2 */
1361 if (is_fat)
1362 reg_limit = ch_info->fat_max_power_avg * 2;
1363 else
1364 reg_limit = ch_info->max_power_avg * 2;
1365
1366 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1367 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1368 if (band)
1369 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1370 else
1371 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1372 }
1373
1374 /* Interpolate txpower calibration values for this channel,
1375 * based on factory calibration tests on spaced channels. */
1376 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1377
1378 /* calculate tx gain adjustment based on power supply voltage */
Tomas Winkler073d3f52008-04-21 15:41:52 -07001379 voltage = priv->calib_info->voltage;
Zhu Yib481de92007-09-25 17:54:57 -07001380 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1381 voltage_compensation =
1382 iwl4965_get_voltage_compensation(voltage, init_voltage);
1383
1384 IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
1385 init_voltage,
1386 voltage, voltage_compensation);
1387
1388 /* get current temperature (Celsius) */
1389 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1390 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1391 current_temp = KELVIN_TO_CELSIUS(current_temp);
1392
1393 /* select thermal txpower adjustment params, based on channel group
1394 * (same frequency group used for mimo txatten adjustment) */
1395 degrees_per_05db_num =
1396 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1397 degrees_per_05db_denom =
1398 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1399
1400 /* get per-chain txpower values from factory measurements */
1401 for (c = 0; c < 2; c++) {
1402 measurement = &ch_eeprom_info.measurements[c][1];
1403
1404 /* txgain adjustment (in half-dB steps) based on difference
1405 * between factory and current temperature */
1406 factory_temp = measurement->temperature;
1407 iwl4965_math_div_round((current_temp - factory_temp) *
1408 degrees_per_05db_denom,
1409 degrees_per_05db_num,
1410 &temperature_comp[c]);
1411
1412 factory_gain_index[c] = measurement->gain_idx;
1413 factory_actual_pwr[c] = measurement->actual_pow;
1414
1415 IWL_DEBUG_TXPOWER("chain = %d\n", c);
1416 IWL_DEBUG_TXPOWER("fctry tmp %d, "
1417 "curr tmp %d, comp %d steps\n",
1418 factory_temp, current_temp,
1419 temperature_comp[c]);
1420
1421 IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
1422 factory_gain_index[c],
1423 factory_actual_pwr[c]);
1424 }
1425
1426 /* for each of 33 bit-rates (including 1 for CCK) */
1427 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1428 u8 is_mimo_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001429 union iwl4965_tx_power_dual_stream tx_power;
Zhu Yib481de92007-09-25 17:54:57 -07001430
1431 /* for mimo, reduce each chain's txpower by half
1432 * (3dB, 6 steps), so total output power is regulatory
1433 * compliant. */
1434 if (i & 0x8) {
1435 current_regulatory = reg_limit -
1436 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1437 is_mimo_rate = 1;
1438 } else {
1439 current_regulatory = reg_limit;
1440 is_mimo_rate = 0;
1441 }
1442
1443 /* find txpower limit, either hardware or regulatory */
1444 power_limit = saturation_power - back_off_table[i];
1445 if (power_limit > current_regulatory)
1446 power_limit = current_regulatory;
1447
1448 /* reduce user's txpower request if necessary
1449 * for this rate on this channel */
1450 target_power = user_target_power;
1451 if (target_power > power_limit)
1452 target_power = power_limit;
1453
1454 IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
1455 i, saturation_power - back_off_table[i],
1456 current_regulatory, user_target_power,
1457 target_power);
1458
1459 /* for each of 2 Tx chains (radio transmitters) */
1460 for (c = 0; c < 2; c++) {
1461 s32 atten_value;
1462
1463 if (is_mimo_rate)
1464 atten_value =
1465 (s32)le32_to_cpu(priv->card_alive_init.
1466 tx_atten[txatten_grp][c]);
1467 else
1468 atten_value = 0;
1469
1470 /* calculate index; higher index means lower txpower */
1471 power_index = (u8) (factory_gain_index[c] -
1472 (target_power -
1473 factory_actual_pwr[c]) -
1474 temperature_comp[c] -
1475 voltage_compensation +
1476 atten_value);
1477
1478/* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
1479 power_index); */
1480
1481 if (power_index < get_min_power_index(i, band))
1482 power_index = get_min_power_index(i, band);
1483
1484 /* adjust 5 GHz index to support negative indexes */
1485 if (!band)
1486 power_index += 9;
1487
1488 /* CCK, rate 32, reduce txpower for CCK */
1489 if (i == POWER_TABLE_CCK_ENTRY)
1490 power_index +=
1491 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1492
1493 /* stay within the table! */
1494 if (power_index > 107) {
1495 IWL_WARNING("txpower index %d > 107\n",
1496 power_index);
1497 power_index = 107;
1498 }
1499 if (power_index < 0) {
1500 IWL_WARNING("txpower index %d < 0\n",
1501 power_index);
1502 power_index = 0;
1503 }
1504
1505 /* fill txpower command for this rate/chain */
1506 tx_power.s.radio_tx_gain[c] =
1507 gain_table[band][power_index].radio;
1508 tx_power.s.dsp_predis_atten[c] =
1509 gain_table[band][power_index].dsp;
1510
1511 IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
1512 "gain 0x%02x dsp %d\n",
1513 c, atten_value, power_index,
1514 tx_power.s.radio_tx_gain[c],
1515 tx_power.s.dsp_predis_atten[c]);
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001516 } /* for each chain */
Zhu Yib481de92007-09-25 17:54:57 -07001517
1518 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1519
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001520 } /* for each rate */
Zhu Yib481de92007-09-25 17:54:57 -07001521
1522 return 0;
1523}
1524
1525/**
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001526 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
Zhu Yib481de92007-09-25 17:54:57 -07001527 *
1528 * Uses the active RXON for channel, band, and characteristics (fat, high)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001529 * The power limit is taken from priv->tx_power_user_lmt.
Zhu Yib481de92007-09-25 17:54:57 -07001530 */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001531static int iwl4965_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001532{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001533 struct iwl4965_txpowertable_cmd cmd = { 0 };
Tomas Winkler857485c2008-03-21 13:53:44 -07001534 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001535 u8 band = 0;
1536 u8 is_fat = 0;
1537 u8 ctrl_chan_high = 0;
1538
1539 if (test_bit(STATUS_SCANNING, &priv->status)) {
1540 /* If this gets hit a lot, switch it to a BUG() and catch
1541 * the stack trace to find out who is calling this during
1542 * a scan. */
1543 IWL_WARNING("TX Power requested while scanning!\n");
1544 return -EAGAIN;
1545 }
1546
Johannes Berg8318d782008-01-24 19:38:38 +01001547 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001548
1549 is_fat = is_fat_channel(priv->active_rxon.flags);
1550
1551 if (is_fat &&
1552 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1553 ctrl_chan_high = 1;
1554
1555 cmd.band = band;
1556 cmd.channel = priv->active_rxon.channel;
1557
Tomas Winkler857485c2008-03-21 13:53:44 -07001558 ret = iwl4965_fill_txpower_tbl(priv, band,
Zhu Yib481de92007-09-25 17:54:57 -07001559 le16_to_cpu(priv->active_rxon.channel),
1560 is_fat, ctrl_chan_high, &cmd.tx_power);
Tomas Winkler857485c2008-03-21 13:53:44 -07001561 if (ret)
1562 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001563
Tomas Winkler857485c2008-03-21 13:53:44 -07001564 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1565
1566out:
1567 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001568}
1569
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001570static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1571{
1572 int ret = 0;
1573 struct iwl4965_rxon_assoc_cmd rxon_assoc;
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001574 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1575 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001576
1577 if ((rxon1->flags == rxon2->flags) &&
1578 (rxon1->filter_flags == rxon2->filter_flags) &&
1579 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1580 (rxon1->ofdm_ht_single_stream_basic_rates ==
1581 rxon2->ofdm_ht_single_stream_basic_rates) &&
1582 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1583 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1584 (rxon1->rx_chain == rxon2->rx_chain) &&
1585 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1586 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1587 return 0;
1588 }
1589
1590 rxon_assoc.flags = priv->staging_rxon.flags;
1591 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1592 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1593 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1594 rxon_assoc.reserved = 0;
1595 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1596 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1597 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1598 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1599 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1600
1601 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1602 sizeof(rxon_assoc), &rxon_assoc, NULL);
1603 if (ret)
1604 return ret;
1605
1606 return ret;
1607}
1608
Zhu Yi3c935522008-09-03 11:26:57 +08001609#ifdef IEEE80211_CONF_CHANNEL_SWITCH
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +08001610static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07001611{
1612 int rc;
1613 u8 band = 0;
1614 u8 is_fat = 0;
1615 u8 ctrl_chan_high = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001616 struct iwl4965_channel_switch_cmd cmd = { 0 };
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001617 const struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001618
Johannes Berg8318d782008-01-24 19:38:38 +01001619 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001620
Assaf Krauss8622e702008-03-21 13:53:43 -07001621 ch_info = iwl_get_channel_info(priv, priv->band, channel);
Zhu Yib481de92007-09-25 17:54:57 -07001622
1623 is_fat = is_fat_channel(priv->staging_rxon.flags);
1624
1625 if (is_fat &&
1626 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1627 ctrl_chan_high = 1;
1628
1629 cmd.band = band;
1630 cmd.expect_beacon = 0;
1631 cmd.channel = cpu_to_le16(channel);
1632 cmd.rxon_flags = priv->active_rxon.flags;
1633 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1634 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1635 if (ch_info)
1636 cmd.expect_beacon = is_channel_radar(ch_info);
1637 else
1638 cmd.expect_beacon = 1;
1639
1640 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
1641 ctrl_chan_high, &cmd.tx_power);
1642 if (rc) {
1643 IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
1644 return rc;
1645 }
1646
Tomas Winkler857485c2008-03-21 13:53:44 -07001647 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001648 return rc;
1649}
Zhu Yi3c935522008-09-03 11:26:57 +08001650#endif
Zhu Yib481de92007-09-25 17:54:57 -07001651
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08001652static int iwl4965_shared_mem_rx_idx(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001653{
Tomas Winkler059ff822008-04-14 21:16:14 -07001654 struct iwl4965_shared *s = priv->shared_virt;
1655 return le32_to_cpu(s->rb_closed) & 0xFFF;
Zhu Yib481de92007-09-25 17:54:57 -07001656}
1657
Ron Rindjunsky399f4902008-04-23 17:14:56 -07001658static int iwl4965_alloc_shared_mem(struct iwl_priv *priv)
1659{
1660 priv->shared_virt = pci_alloc_consistent(priv->pci_dev,
1661 sizeof(struct iwl4965_shared),
1662 &priv->shared_phys);
1663 if (!priv->shared_virt)
1664 return -ENOMEM;
1665
1666 memset(priv->shared_virt, 0, sizeof(struct iwl4965_shared));
1667
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08001668 priv->rb_closed_offset = offsetof(struct iwl4965_shared, rb_closed);
1669
Ron Rindjunsky399f4902008-04-23 17:14:56 -07001670 return 0;
1671}
1672
1673static void iwl4965_free_shared_mem(struct iwl_priv *priv)
1674{
1675 if (priv->shared_virt)
1676 pci_free_consistent(priv->pci_dev,
1677 sizeof(struct iwl4965_shared),
1678 priv->shared_virt,
1679 priv->shared_phys);
1680}
1681
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001682/**
Tomas Winklere2a722e2008-04-14 21:16:10 -07001683 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001684 */
Tomas Winklere2a722e2008-04-14 21:16:10 -07001685static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +08001686 struct iwl_tx_queue *txq,
Tomas Winklere2a722e2008-04-14 21:16:10 -07001687 u16 byte_cnt)
Zhu Yib481de92007-09-25 17:54:57 -07001688{
1689 int len;
1690 int txq_id = txq->q.id;
Tomas Winkler059ff822008-04-14 21:16:14 -07001691 struct iwl4965_shared *shared_data = priv->shared_virt;
Zhu Yib481de92007-09-25 17:54:57 -07001692
Zhu Yib481de92007-09-25 17:54:57 -07001693 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1694
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001695 /* Set up byte count within first 256 entries */
Zhu Yib481de92007-09-25 17:54:57 -07001696 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001697 tfd_offset[txq->q.write_ptr], byte_cnt, len);
Zhu Yib481de92007-09-25 17:54:57 -07001698
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001699 /* If within first 64 entries, duplicate at end */
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001700 if (txq->q.write_ptr < IWL49_MAX_WIN_SIZE)
Zhu Yib481de92007-09-25 17:54:57 -07001701 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001702 tfd_offset[IWL49_QUEUE_SIZE + txq->q.write_ptr],
Zhu Yib481de92007-09-25 17:54:57 -07001703 byte_cnt, len);
Zhu Yib481de92007-09-25 17:54:57 -07001704}
1705
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001706/**
Zhu Yib481de92007-09-25 17:54:57 -07001707 * sign_extend - Sign extend a value using specified bit as sign-bit
1708 *
1709 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1710 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1711 *
1712 * @param oper value to sign extend
1713 * @param index 0 based bit index (0<=index<32) to sign bit
1714 */
1715static s32 sign_extend(u32 oper, int index)
1716{
1717 u8 shift = 31 - index;
1718
1719 return (s32)(oper << shift) >> shift;
1720}
1721
1722/**
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001723 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
Zhu Yib481de92007-09-25 17:54:57 -07001724 * @statistics: Provides the temperature reading from the uCode
1725 *
1726 * A return of <0 indicates bogus data in the statistics
1727 */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001728static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001729{
1730 s32 temperature;
1731 s32 vt;
1732 s32 R1, R2, R3;
1733 u32 R4;
1734
1735 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
1736 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
1737 IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
1738 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1739 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1740 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1741 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1742 } else {
1743 IWL_DEBUG_TEMP("Running temperature calibration\n");
1744 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1745 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1746 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1747 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1748 }
1749
1750 /*
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001751 * Temperature is only 23 bits, so sign extend out to 32.
Zhu Yib481de92007-09-25 17:54:57 -07001752 *
1753 * NOTE If we haven't received a statistics notification yet
1754 * with an updated temperature, use R4 provided to us in the
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001755 * "initialize" ALIVE response.
1756 */
Zhu Yib481de92007-09-25 17:54:57 -07001757 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1758 vt = sign_extend(R4, 23);
1759 else
1760 vt = sign_extend(
1761 le32_to_cpu(priv->statistics.general.temperature), 23);
1762
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001763 IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
Zhu Yib481de92007-09-25 17:54:57 -07001764
1765 if (R3 == R1) {
1766 IWL_ERROR("Calibration conflict R1 == R3\n");
1767 return -1;
1768 }
1769
1770 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1771 * Add offset to center the adjustment around 0 degrees Centigrade. */
1772 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1773 temperature /= (R3 - R1);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001774 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -07001775
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001776 IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n",
1777 temperature, KELVIN_TO_CELSIUS(temperature));
Zhu Yib481de92007-09-25 17:54:57 -07001778
1779 return temperature;
1780}
1781
1782/* Adjust Txpower only if temperature variance is greater than threshold. */
1783#define IWL_TEMPERATURE_THRESHOLD 3
1784
1785/**
1786 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1787 *
1788 * If the temperature changed has changed sufficiently, then a recalibration
1789 * is needed.
1790 *
1791 * Assumes caller will replace priv->last_temperature once calibration
1792 * executed.
1793 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001794static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001795{
1796 int temp_diff;
1797
1798 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
1799 IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
1800 return 0;
1801 }
1802
1803 temp_diff = priv->temperature - priv->last_temperature;
1804
1805 /* get absolute value */
1806 if (temp_diff < 0) {
1807 IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
1808 temp_diff = -temp_diff;
1809 } else if (temp_diff == 0)
1810 IWL_DEBUG_POWER("Same temp, \n");
1811 else
1812 IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
1813
1814 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
1815 IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
1816 return 0;
1817 }
1818
1819 IWL_DEBUG_POWER("Thermal txpower calib needed\n");
1820
1821 return 1;
1822}
1823
Zhu Yi52256402008-06-30 17:23:31 +08001824static void iwl4965_temperature_calib(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001825{
Zhu Yib481de92007-09-25 17:54:57 -07001826 s32 temp;
Zhu Yib481de92007-09-25 17:54:57 -07001827
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001828 temp = iwl4965_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001829 if (temp < 0)
1830 return;
1831
1832 if (priv->temperature != temp) {
1833 if (priv->temperature)
1834 IWL_DEBUG_TEMP("Temperature changed "
1835 "from %dC to %dC\n",
1836 KELVIN_TO_CELSIUS(priv->temperature),
1837 KELVIN_TO_CELSIUS(temp));
1838 else
1839 IWL_DEBUG_TEMP("Temperature "
1840 "initialized to %dC\n",
1841 KELVIN_TO_CELSIUS(temp));
1842 }
1843
1844 priv->temperature = temp;
1845 set_bit(STATUS_TEMPERATURE, &priv->status);
1846
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001847 if (!priv->disable_tx_power_cal &&
1848 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1849 iwl4965_is_temp_calib_needed(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001850 queue_work(priv->workqueue, &priv->txpower_work);
1851}
1852
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001853/**
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001854 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1855 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001856static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001857 u16 txq_id)
1858{
1859 /* Simply stop the queue, but don't change any configuration;
1860 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001861 iwl_write_prph(priv,
Tomas Winkler12a81f62008-04-03 16:05:20 -07001862 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001863 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1864 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001865}
1866
1867/**
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001868 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001869 * priv->lock must be held by the caller
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001870 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001871static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1872 u16 ssn_idx, u8 tx_fifo)
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001873{
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001874 int ret = 0;
1875
Tomas Winkler9f17b312008-07-11 11:53:35 +08001876 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1877 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
1878 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1879 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1880 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001881 return -EINVAL;
1882 }
1883
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001884 ret = iwl_grab_nic_access(priv);
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001885 if (ret)
1886 return ret;
1887
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001888 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1889
Tomas Winkler12a81f62008-04-03 16:05:20 -07001890 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001891
1892 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1893 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1894 /* supposes that ssn_idx is valid (!= 0xFFF) */
1895 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1896
Tomas Winkler12a81f62008-04-03 16:05:20 -07001897 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Ron Rindjunsky36470742008-05-15 13:54:10 +08001898 iwl_txq_ctx_deactivate(priv, txq_id);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001899 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1900
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001901 iwl_release_nic_access(priv);
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001902
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001903 return 0;
1904}
1905
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001906/**
1907 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1908 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001909static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
Zhu Yib481de92007-09-25 17:54:57 -07001910 u16 txq_id)
1911{
1912 u32 tbl_dw_addr;
1913 u32 tbl_dw;
1914 u16 scd_q2ratid;
1915
Tomas Winkler30e553e2008-05-29 16:35:16 +08001916 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07001917
1918 tbl_dw_addr = priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001919 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
Zhu Yib481de92007-09-25 17:54:57 -07001920
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001921 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
Zhu Yib481de92007-09-25 17:54:57 -07001922
1923 if (txq_id & 0x1)
1924 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1925 else
1926 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1927
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001928 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
Zhu Yib481de92007-09-25 17:54:57 -07001929
1930 return 0;
1931}
1932
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001933
Zhu Yib481de92007-09-25 17:54:57 -07001934/**
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001935 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1936 *
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001937 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001938 * i.e. it must be one of the higher queues used for aggregation
Zhu Yib481de92007-09-25 17:54:57 -07001939 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001940static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1941 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
Zhu Yib481de92007-09-25 17:54:57 -07001942{
1943 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001944 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001945 u16 ra_tid;
1946
Tomas Winkler9f17b312008-07-11 11:53:35 +08001947 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1948 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
1949 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1950 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1951 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1952 return -EINVAL;
1953 }
Zhu Yib481de92007-09-25 17:54:57 -07001954
1955 ra_tid = BUILD_RAxTID(sta_id, tid);
1956
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001957 /* Modify device's station table to Tx this TID */
Tomas Winkler5083e562008-05-29 16:35:15 +08001958 iwl_sta_modify_enable_tid_tx(priv, sta_id, tid);
Zhu Yib481de92007-09-25 17:54:57 -07001959
1960 spin_lock_irqsave(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001961 ret = iwl_grab_nic_access(priv);
1962 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -07001963 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001964 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001965 }
1966
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001967 /* Stop this Tx queue before configuring it */
Zhu Yib481de92007-09-25 17:54:57 -07001968 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1969
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001970 /* Map receiver-address / traffic-ID to this queue */
Zhu Yib481de92007-09-25 17:54:57 -07001971 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1972
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001973 /* Set this queue as a chain-building queue */
Tomas Winkler12a81f62008-04-03 16:05:20 -07001974 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001975
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001976 /* Place first TFD at index corresponding to start sequence number.
1977 * Assumes that ssn_idx is valid (!= 0xFFF) */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001978 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1979 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Zhu Yib481de92007-09-25 17:54:57 -07001980 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1981
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001982 /* Set up Tx window size and frame limit for this queue */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001983 iwl_write_targ_mem(priv,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001984 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1985 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1986 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001987
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001988 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001989 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1990 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1991 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001992
Tomas Winkler12a81f62008-04-03 16:05:20 -07001993 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001994
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001995 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Zhu Yib481de92007-09-25 17:54:57 -07001996 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1997
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001998 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001999 spin_unlock_irqrestore(&priv->lock, flags);
2000
2001 return 0;
2002}
2003
Tomas Winkler133636d2008-05-05 10:22:34 +08002004
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002005static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
2006{
2007 switch (cmd_id) {
2008 case REPLY_RXON:
2009 return (u16) sizeof(struct iwl4965_rxon_cmd);
2010 default:
2011 return len;
2012 }
2013}
2014
Tomas Winkler133636d2008-05-05 10:22:34 +08002015static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2016{
2017 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
2018 addsta->mode = cmd->mode;
2019 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2020 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2021 addsta->station_flags = cmd->station_flags;
2022 addsta->station_flags_msk = cmd->station_flags_msk;
2023 addsta->tid_disable_tx = cmd->tid_disable_tx;
2024 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2025 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2026 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2027 addsta->reserved1 = __constant_cpu_to_le16(0);
2028 addsta->reserved2 = __constant_cpu_to_le32(0);
2029
2030 return (u16)sizeof(struct iwl4965_addsta_cmd);
2031}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002032
Tomas Winklerf20217d2008-05-29 16:35:10 +08002033static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
2034{
Tomas Winkler25a65722008-06-12 09:47:07 +08002035 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002036}
2037
2038/**
2039 * iwl4965_tx_status_reply_tx - Handle Tx rspnse for frames in aggregation queue
2040 */
2041static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
2042 struct iwl_ht_agg *agg,
Tomas Winkler25a65722008-06-12 09:47:07 +08002043 struct iwl4965_tx_resp *tx_resp,
2044 int txq_id, u16 start_idx)
Tomas Winklerf20217d2008-05-29 16:35:10 +08002045{
2046 u16 status;
Tomas Winkler25a65722008-06-12 09:47:07 +08002047 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002048 struct ieee80211_tx_info *info = NULL;
2049 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002050 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08002051 int i, sh, idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002052 u16 seq;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002053 if (agg->wait_for_ba)
2054 IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
2055
2056 agg->frame_count = tx_resp->frame_count;
2057 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002058 agg->rate_n_flags = rate_n_flags;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002059 agg->bitmap = 0;
2060
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002061 /* num frames attempted by Tx command */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002062 if (agg->frame_count == 1) {
2063 /* Only one frame was attempted; no block-ack will arrive */
2064 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08002065 idx = start_idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002066
2067 /* FIXME: code repetition */
2068 IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
2069 agg->frame_count, agg->start_idx, idx);
2070
2071 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02002072 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002073 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
2074 info->flags |= iwl_is_tx_success(status)?
2075 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002076 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002077 /* FIXME: code repetition end */
2078
2079 IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
2080 status & 0xff, tx_resp->failure_frame);
Tomas Winklere7d326a2008-06-12 09:47:11 +08002081 IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002082
2083 agg->wait_for_ba = 0;
2084 } else {
2085 /* Two or more frames were attempted; expect block-ack */
2086 u64 bitmap = 0;
2087 int start = agg->start_idx;
2088
2089 /* Construct bit-map of pending frames within Tx window */
2090 for (i = 0; i < agg->frame_count; i++) {
2091 u16 sc;
2092 status = le16_to_cpu(frame_status[i].status);
2093 seq = le16_to_cpu(frame_status[i].sequence);
2094 idx = SEQ_TO_INDEX(seq);
2095 txq_id = SEQ_TO_QUEUE(seq);
2096
2097 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2098 AGG_TX_STATE_ABORT_MSK))
2099 continue;
2100
2101 IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
2102 agg->frame_count, txq_id, idx);
2103
2104 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
2105
2106 sc = le16_to_cpu(hdr->seq_ctrl);
2107 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
2108 IWL_ERROR("BUG_ON idx doesn't match seq control"
2109 " idx=%d, seq_idx=%d, seq=%d\n",
2110 idx, SEQ_TO_SN(sc),
2111 hdr->seq_ctrl);
2112 return -1;
2113 }
2114
2115 IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
2116 i, idx, SEQ_TO_SN(sc));
2117
2118 sh = idx - start;
2119 if (sh > 64) {
2120 sh = (start - idx) + 0xff;
2121 bitmap = bitmap << sh;
2122 sh = 0;
2123 start = idx;
2124 } else if (sh < -64)
2125 sh = 0xff - (start - idx);
2126 else if (sh < 0) {
2127 sh = start - idx;
2128 start = idx;
2129 bitmap = bitmap << sh;
2130 sh = 0;
2131 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08002132 bitmap |= 1ULL << sh;
2133 IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n",
2134 start, (unsigned long long)bitmap);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002135 }
2136
2137 agg->bitmap = bitmap;
2138 agg->start_idx = start;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002139 IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
2140 agg->frame_count, agg->start_idx,
2141 (unsigned long long)agg->bitmap);
2142
2143 if (bitmap)
2144 agg->wait_for_ba = 1;
2145 }
2146 return 0;
2147}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002148
2149/**
2150 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2151 */
2152static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2153 struct iwl_rx_mem_buffer *rxb)
2154{
2155 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2156 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2157 int txq_id = SEQ_TO_QUEUE(sequence);
2158 int index = SEQ_TO_INDEX(sequence);
2159 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002160 struct ieee80211_hdr *hdr;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002161 struct ieee80211_tx_info *info;
2162 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Tomas Winkler25a65722008-06-12 09:47:07 +08002163 u32 status = le32_to_cpu(tx_resp->u.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002164 int tid = MAX_TID_COUNT;
2165 int sta_id;
2166 int freed;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002167 u8 *qc = NULL;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002168
2169 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
2170 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
2171 "is out of range [0-%d] %d %d\n", txq_id,
2172 index, txq->q.n_bd, txq->q.write_ptr,
2173 txq->q.read_ptr);
2174 return;
2175 }
2176
2177 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2178 memset(&info->status, 0, sizeof(info->status));
2179
Tomas Winklerf20217d2008-05-29 16:35:10 +08002180 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002181 if (ieee80211_is_data_qos(hdr->frame_control)) {
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002182 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002183 tid = qc[0] & 0xf;
2184 }
2185
2186 sta_id = iwl_get_ra_sta_id(priv, hdr);
2187 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
2188 IWL_ERROR("Station not known\n");
2189 return;
2190 }
2191
2192 if (txq->sched_retry) {
2193 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2194 struct iwl_ht_agg *agg = NULL;
2195
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002196 WARN_ON(!qc);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002197
2198 agg = &priv->stations[sta_id].tid[tid].agg;
2199
Tomas Winkler25a65722008-06-12 09:47:07 +08002200 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002201
Ron Rindjunsky32354272008-07-01 10:44:51 +03002202 /* check if BAR is needed */
2203 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2204 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002205
2206 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002207 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
2208 IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
2209 "%d index %d\n", scd_ssn , index);
Tomas Winkler17b88922008-05-29 16:35:12 +08002210 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002211 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2212
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002213 if (priv->mac80211_registered &&
2214 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2215 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002216 if (agg->state == IWL_AGG_OFF)
2217 ieee80211_wake_queue(priv->hw, txq_id);
2218 else
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002219 ieee80211_wake_queue(priv->hw,
2220 txq->swq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002221 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002222 }
2223 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002224 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002225 info->flags |= iwl_is_tx_success(status) ?
2226 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002227 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002228 le32_to_cpu(tx_resp->rate_n_flags),
2229 info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002230
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002231 IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) "
2232 "rate_n_flags 0x%x retries %d\n",
2233 txq_id,
2234 iwl_get_tx_fail_reason(status), status,
2235 le32_to_cpu(tx_resp->rate_n_flags),
2236 tx_resp->failure_frame);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002237
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002238 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
2239 if (qc)
Tomas Winklerf20217d2008-05-29 16:35:10 +08002240 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002241
2242 if (priv->mac80211_registered &&
2243 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Tomas Winklerf20217d2008-05-29 16:35:10 +08002244 ieee80211_wake_queue(priv->hw, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002245 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002246
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002247 if (qc)
2248 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2249
Tomas Winklerf20217d2008-05-29 16:35:10 +08002250 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
2251 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
2252}
2253
Tomas Winklercaab8f12008-08-04 16:00:42 +08002254static int iwl4965_calc_rssi(struct iwl_priv *priv,
2255 struct iwl_rx_phy_res *rx_resp)
2256{
2257 /* data from PHY/DSP regarding signal strength, etc.,
2258 * contents are always there, not configurable by host. */
2259 struct iwl4965_rx_non_cfg_phy *ncphy =
2260 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2261 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2262 >> IWL49_AGC_DB_POS;
2263
2264 u32 valid_antennae =
2265 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2266 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2267 u8 max_rssi = 0;
2268 u32 i;
2269
2270 /* Find max rssi among 3 possible receivers.
2271 * These values are measured by the digital signal processor (DSP).
2272 * They should stay fairly constant even as the signal strength varies,
2273 * if the radio's automatic gain control (AGC) is working right.
2274 * AGC value (see below) will provide the "interesting" info. */
2275 for (i = 0; i < 3; i++)
2276 if (valid_antennae & (1 << i))
2277 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2278
2279 IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
2280 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2281 max_rssi, agc);
2282
2283 /* dBm = max_rssi dB - agc dB - constant.
2284 * Higher AGC (higher radio gain) means lower signal. */
2285 return max_rssi - agc - IWL_RSSI_OFFSET;
2286}
2287
Tomas Winklerf20217d2008-05-29 16:35:10 +08002288
Zhu Yib481de92007-09-25 17:54:57 -07002289/* Set up 4965-specific Rx frame reply handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002290static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002291{
2292 /* Legacy Rx frames */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08002293 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
Ron Rindjunsky37a44212008-05-29 16:35:18 +08002294 /* Tx response */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002295 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002296}
2297
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002298static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002299{
2300 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002301}
2302
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002303static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002304{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002305 cancel_work_sync(&priv->txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002306}
2307
Tomas Winkler3c424c22008-04-15 16:01:42 -07002308
2309static struct iwl_hcmd_ops iwl4965_hcmd = {
Tomas Winkler7e8c5192008-04-15 16:01:43 -07002310 .rxon_assoc = iwl4965_send_rxon_assoc,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002311};
2312
Tomas Winkler857485c2008-03-21 13:53:44 -07002313static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002314 .get_hcmd_size = iwl4965_get_hcmd_size,
Tomas Winkler133636d2008-05-05 10:22:34 +08002315 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -07002316 .chain_noise_reset = iwl4965_chain_noise_reset,
2317 .gain_computation = iwl4965_gain_computation,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08002318 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08002319 .calc_rssi = iwl4965_calc_rssi,
Tomas Winkler857485c2008-03-21 13:53:44 -07002320};
2321
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002322static struct iwl_lib_ops iwl4965_lib = {
Tomas Winkler5425e492008-04-15 16:01:38 -07002323 .set_hw_params = iwl4965_hw_set_hw_params,
Ron Rindjunsky399f4902008-04-23 17:14:56 -07002324 .alloc_shared_mem = iwl4965_alloc_shared_mem,
2325 .free_shared_mem = iwl4965_free_shared_mem,
Ron Rindjunskyd67f5482008-05-05 10:22:49 +08002326 .shared_mem_rx_idx = iwl4965_shared_mem_rx_idx,
Tomas Winklere2a722e2008-04-14 21:16:10 -07002327 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08002328 .txq_set_sched = iwl4965_txq_set_sched,
Tomas Winkler30e553e2008-05-29 16:35:16 +08002329 .txq_agg_enable = iwl4965_txq_agg_enable,
2330 .txq_agg_disable = iwl4965_txq_agg_disable,
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002331 .rx_handler_setup = iwl4965_rx_handler_setup,
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002332 .setup_deferred_work = iwl4965_setup_deferred_work,
2333 .cancel_deferred_work = iwl4965_cancel_deferred_work,
Tomas Winkler57aab752008-04-14 21:16:03 -07002334 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2335 .alive_notify = iwl4965_alive_notify,
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002336 .init_alive_start = iwl4965_init_alive_start,
Tomas Winkler57aab752008-04-14 21:16:03 -07002337 .load_ucode = iwl4965_load_bsm,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002338 .apm_ops = {
Tomas Winkler91238712008-04-23 17:14:53 -07002339 .init = iwl4965_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08002340 .reset = iwl4965_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08002341 .stop = iwl4965_apm_stop,
Tomas Winkler694cc562008-04-24 11:55:22 -07002342 .config = iwl4965_nic_config,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002343 .set_pwr_src = iwl4965_set_pwr_src,
2344 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002345 .eeprom_ops = {
Tomas Winkler073d3f52008-04-21 15:41:52 -07002346 .regulatory_bands = {
2347 EEPROM_REGULATORY_BAND_1_CHANNELS,
2348 EEPROM_REGULATORY_BAND_2_CHANNELS,
2349 EEPROM_REGULATORY_BAND_3_CHANNELS,
2350 EEPROM_REGULATORY_BAND_4_CHANNELS,
2351 EEPROM_REGULATORY_BAND_5_CHANNELS,
2352 EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
2353 EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
2354 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002355 .verify_signature = iwlcore_eeprom_verify_signature,
2356 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2357 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler8614f362008-04-23 17:14:55 -07002358 .check_version = iwl4965_eeprom_check_version,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002359 .query_addr = iwlcore_eeprom_query_addr,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002360 },
Tomas Winkler630fe9b2008-06-12 09:47:08 +08002361 .send_tx_power = iwl4965_send_tx_power,
Mohamed Abbas5da4b552008-04-21 15:41:51 -07002362 .update_chain_flags = iwl4965_update_chain_flags,
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08002363 .temperature = iwl4965_temperature_calib,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002364};
2365
2366static struct iwl_ops iwl4965_ops = {
2367 .lib = &iwl4965_lib,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002368 .hcmd = &iwl4965_hcmd,
Tomas Winkler857485c2008-03-21 13:53:44 -07002369 .utils = &iwl4965_hcmd_utils,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002370};
2371
Ron Rindjunskyfed90172008-04-15 16:01:41 -07002372struct iwl_cfg iwl4965_agn_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002373 .name = "4965AGN",
Tomas Winkler4bf775c2008-03-04 18:09:31 -08002374 .fw_name = "iwlwifi-4965" IWL4965_UCODE_API ".ucode",
Tomas Winkler82b9a122008-03-04 18:09:30 -08002375 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002376 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002377 .ops = &iwl4965_ops,
Assaf Krauss1ea87392008-03-18 14:57:50 -07002378 .mod_params = &iwl4965_mod_params,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002379};
2380
Tomas Winklerd16dc482008-07-11 11:53:38 +08002381/* Module firmware */
2382MODULE_FIRMWARE("iwlwifi-4965" IWL4965_UCODE_API ".ucode");
2383
Assaf Krauss1ea87392008-03-18 14:57:50 -07002384module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2385MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
2386module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
2387MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
Emmanuel Grumbachfcc76c62008-04-15 16:01:47 -07002388module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
Niels de Vos61a2d072008-07-31 00:07:23 -07002389MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002390module_param_named(debug, iwl4965_mod_params.debug, int, 0444);
2391MODULE_PARM_DESC(debug, "debug output mask");
2392module_param_named(
2393 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2394MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2395
2396module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2397MODULE_PARM_DESC(queues_num, "number of hw queues.");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002398/* QoS */
2399module_param_named(qos_enable, iwl4965_mod_params.enable_qos, int, 0444);
2400MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002401/* 11n */
2402module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2403MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002404module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2405MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002406
Ester Kummer3a1081e2008-05-06 11:05:14 +08002407module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2408MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");