blob: ead947b4d3036db98286e25035c7099be6c612f6 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
Zhu Yib481de92007-09-25 17:54:57 -070039
Assaf Krauss6bc913b2008-03-11 16:17:18 -070040#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070042#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070043#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070044#include "iwl-helpers.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070045#include "iwl-calib.h"
Tomas Winkler5083e562008-05-29 16:35:15 +080046#include "iwl-sta.h"
Zhu Yib481de92007-09-25 17:54:57 -070047
Tomas Winkler630fe9b2008-06-12 09:47:08 +080048static int iwl4965_send_tx_power(struct iwl_priv *priv);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +080049static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
Tomas Winkler630fe9b2008-06-12 09:47:08 +080050
Reinette Chatrea0987a82008-12-02 12:14:06 -080051/* Highest firmware API version supported */
52#define IWL4965_UCODE_API_MAX 2
53
54/* Lowest firmware API version supported */
55#define IWL4965_UCODE_API_MIN 2
56
57#define IWL4965_FW_PRE "iwlwifi-4965-"
58#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
59#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
Tomas Winklerd16dc482008-07-11 11:53:38 +080060
61
Assaf Krauss1ea87392008-03-18 14:57:50 -070062/* module parameters */
63static struct iwl_mod_params iwl4965_mod_params = {
Emmanuel Grumbach038669e2008-04-23 17:15:04 -070064 .num_of_queues = IWL49_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +080065 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
Assaf Krauss1ea87392008-03-18 14:57:50 -070066 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +080067 .restart_fw = 1,
Assaf Krauss1ea87392008-03-18 14:57:50 -070068 /* the rest are 0 by default */
69};
70
Tomas Winkler57aab752008-04-14 21:16:03 -070071/* check contents of special bootstrap uCode SRAM */
72static int iwl4965_verify_bsm(struct iwl_priv *priv)
73{
74 __le32 *image = priv->ucode_boot.v_addr;
75 u32 len = priv->ucode_boot.len;
76 u32 reg;
77 u32 val;
78
Tomas Winklere1623442009-01-27 14:27:56 -080079 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070080
81 /* verify BSM SRAM contents */
82 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
83 for (reg = BSM_SRAM_LOWER_BOUND;
84 reg < BSM_SRAM_LOWER_BOUND + len;
85 reg += sizeof(u32), image++) {
86 val = iwl_read_prph(priv, reg);
87 if (val != le32_to_cpu(*image)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +080088 IWL_ERR(priv, "BSM uCode verification failed at "
Tomas Winkler57aab752008-04-14 21:16:03 -070089 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
90 BSM_SRAM_LOWER_BOUND,
91 reg - BSM_SRAM_LOWER_BOUND, len,
92 val, le32_to_cpu(*image));
93 return -EIO;
94 }
95 }
96
Tomas Winklere1623442009-01-27 14:27:56 -080097 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070098
99 return 0;
100}
101
102/**
103 * iwl4965_load_bsm - Load bootstrap instructions
104 *
105 * BSM operation:
106 *
107 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
108 * in special SRAM that does not power down during RFKILL. When powering back
109 * up after power-saving sleeps (or during initial uCode load), the BSM loads
110 * the bootstrap program into the on-board processor, and starts it.
111 *
112 * The bootstrap program loads (via DMA) instructions and data for a new
113 * program from host DRAM locations indicated by the host driver in the
114 * BSM_DRAM_* registers. Once the new program is loaded, it starts
115 * automatically.
116 *
117 * When initializing the NIC, the host driver points the BSM to the
118 * "initialize" uCode image. This uCode sets up some internal data, then
119 * notifies host via "initialize alive" that it is complete.
120 *
121 * The host then replaces the BSM_DRAM_* pointer values to point to the
122 * normal runtime uCode instructions and a backup uCode data cache buffer
123 * (filled initially with starting data values for the on-board processor),
124 * then triggers the "initialize" uCode to load and launch the runtime uCode,
125 * which begins normal operation.
126 *
127 * When doing a power-save shutdown, runtime uCode saves data SRAM into
128 * the backup data cache in DRAM before SRAM is powered down.
129 *
130 * When powering back up, the BSM loads the bootstrap program. This reloads
131 * the runtime uCode instructions and the backup data cache into SRAM,
132 * and re-launches the runtime uCode from where it left off.
133 */
134static int iwl4965_load_bsm(struct iwl_priv *priv)
135{
136 __le32 *image = priv->ucode_boot.v_addr;
137 u32 len = priv->ucode_boot.len;
138 dma_addr_t pinst;
139 dma_addr_t pdata;
140 u32 inst_len;
141 u32 data_len;
142 int i;
143 u32 done;
144 u32 reg_offset;
145 int ret;
146
Tomas Winklere1623442009-01-27 14:27:56 -0800147 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700148
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +0800149 priv->ucode_type = UCODE_RT;
150
Tomas Winkler57aab752008-04-14 21:16:03 -0700151 /* make sure bootstrap program is no larger than BSM's SRAM size */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800152 if (len > IWL49_MAX_BSM_SIZE)
Tomas Winkler57aab752008-04-14 21:16:03 -0700153 return -EINVAL;
154
155 /* Tell bootstrap uCode where to find the "Initialize" uCode
156 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
Tomas Winkler2d878892008-05-29 16:34:51 +0800157 * NOTE: iwl_init_alive_start() will replace these values,
Tomas Winkler57aab752008-04-14 21:16:03 -0700158 * after the "initialize" uCode has run, to point to
Tomas Winkler2d878892008-05-29 16:34:51 +0800159 * runtime/protocol instructions and backup data cache.
160 */
Tomas Winkler57aab752008-04-14 21:16:03 -0700161 pinst = priv->ucode_init.p_addr >> 4;
162 pdata = priv->ucode_init_data.p_addr >> 4;
163 inst_len = priv->ucode_init.len;
164 data_len = priv->ucode_init_data.len;
165
166 ret = iwl_grab_nic_access(priv);
167 if (ret)
168 return ret;
169
170 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
171 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
172 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
173 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
174
175 /* Fill BSM memory with bootstrap instructions */
176 for (reg_offset = BSM_SRAM_LOWER_BOUND;
177 reg_offset < BSM_SRAM_LOWER_BOUND + len;
178 reg_offset += sizeof(u32), image++)
179 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
180
181 ret = iwl4965_verify_bsm(priv);
182 if (ret) {
183 iwl_release_nic_access(priv);
184 return ret;
185 }
186
187 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
188 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800189 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
Tomas Winkler57aab752008-04-14 21:16:03 -0700190 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
191
192 /* Load bootstrap code into instruction SRAM now,
193 * to prepare to load "initialize" uCode */
194 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
195
196 /* Wait for load of bootstrap uCode to finish */
197 for (i = 0; i < 100; i++) {
198 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
199 if (!(done & BSM_WR_CTRL_REG_BIT_START))
200 break;
201 udelay(10);
202 }
203 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -0800204 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Tomas Winkler57aab752008-04-14 21:16:03 -0700205 else {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800206 IWL_ERR(priv, "BSM write did not complete!\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700207 return -EIO;
208 }
209
210 /* Enable future boot loads whenever power management unit triggers it
211 * (e.g. when powering back up after power-save shutdown) */
212 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
213
214 iwl_release_nic_access(priv);
215
216 return 0;
217}
218
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800219/**
220 * iwl4965_set_ucode_ptrs - Set uCode address location
221 *
222 * Tell initialization uCode where to find runtime uCode.
223 *
224 * BSM registers initially contain pointers to initialization uCode.
225 * We need to replace them to load runtime uCode inst and data,
226 * and to save runtime data when powering down.
227 */
228static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
229{
230 dma_addr_t pinst;
231 dma_addr_t pdata;
232 unsigned long flags;
233 int ret = 0;
234
235 /* bits 35:4 for 4965 */
236 pinst = priv->ucode_code.p_addr >> 4;
237 pdata = priv->ucode_data_backup.p_addr >> 4;
238
239 spin_lock_irqsave(&priv->lock, flags);
240 ret = iwl_grab_nic_access(priv);
241 if (ret) {
242 spin_unlock_irqrestore(&priv->lock, flags);
243 return ret;
244 }
245
246 /* Tell bootstrap uCode where to find image to load */
247 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
248 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
249 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
250 priv->ucode_data.len);
251
Tomas Winklera96a27f2008-10-23 23:48:56 -0700252 /* Inst byte count must be last to set up, bit 31 signals uCode
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800253 * that all new ptr/size info is in place */
254 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
255 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
256 iwl_release_nic_access(priv);
257
258 spin_unlock_irqrestore(&priv->lock, flags);
259
Tomas Winklere1623442009-01-27 14:27:56 -0800260 IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800261
262 return ret;
263}
264
265/**
266 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
267 *
268 * Called after REPLY_ALIVE notification received from "initialize" uCode.
269 *
270 * The 4965 "initialize" ALIVE reply contains calibration data for:
271 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
272 * (3945 does not contain this data).
273 *
274 * Tell "initialize" uCode to go ahead and load the runtime uCode.
275*/
276static void iwl4965_init_alive_start(struct iwl_priv *priv)
277{
278 /* Check alive response for "valid" sign from uCode */
279 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
280 /* We had an error bringing up the hardware, so take it
281 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800282 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800283 goto restart;
284 }
285
286 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
287 * This is a paranoid check, because we would not have gotten the
288 * "initialize" alive if code weren't properly loaded. */
289 if (iwl_verify_ucode(priv)) {
290 /* Runtime instruction load was bad;
291 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800292 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800293 goto restart;
294 }
295
296 /* Calculate temperature */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +0800297 priv->temperature = iwl4965_hw_get_temperature(priv);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800298
299 /* Send pointers to protocol/runtime uCode image ... init code will
300 * load and launch runtime uCode, which will send us another "Alive"
301 * notification. */
Tomas Winklere1623442009-01-27 14:27:56 -0800302 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800303 if (iwl4965_set_ucode_ptrs(priv)) {
304 /* Runtime instruction load won't happen;
305 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800306 IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800307 goto restart;
308 }
309 return;
310
311restart:
312 queue_work(priv->workqueue, &priv->restart);
313}
314
Zhu Yib481de92007-09-25 17:54:57 -0700315static int is_fat_channel(__le32 rxon_flags)
316{
317 return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
318 (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
319}
320
Tomas Winkler8614f362008-04-23 17:14:55 -0700321/*
322 * EEPROM handlers
323 */
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700324static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winkler8614f362008-04-23 17:14:55 -0700325{
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700326 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
Tomas Winkler8614f362008-04-23 17:14:55 -0700327}
Zhu Yib481de92007-09-25 17:54:57 -0700328
Tomas Winklerda1bc452008-05-29 16:35:00 +0800329/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700330 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800331 * must be called under priv->lock and mac access
332 */
333static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
Zhu Yib481de92007-09-25 17:54:57 -0700334{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800335 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
Zhu Yib481de92007-09-25 17:54:57 -0700336}
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800337
Tomas Winkler91238712008-04-23 17:14:53 -0700338static int iwl4965_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700339{
Tomas Winkler91238712008-04-23 17:14:53 -0700340 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700341
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700342 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Tomas Winkler91238712008-04-23 17:14:53 -0700343 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -0700344
Tomas Winkler8f061892008-05-29 16:34:56 +0800345 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
346 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
347 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
348
Tomas Winkler91238712008-04-23 17:14:53 -0700349 /* set "initialization complete" bit to move adapter
350 * D0U* --> D0A* state */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700351 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winkler91238712008-04-23 17:14:53 -0700352
353 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800354 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
355 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler91238712008-04-23 17:14:53 -0700356 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800357 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler91238712008-04-23 17:14:53 -0700358 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700359 }
360
Tomas Winkler91238712008-04-23 17:14:53 -0700361 ret = iwl_grab_nic_access(priv);
362 if (ret)
363 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700364
Tomas Winkler91238712008-04-23 17:14:53 -0700365 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800366 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
367 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700368
369 udelay(20);
370
Tomas Winkler8f061892008-05-29 16:34:56 +0800371 /* disable L1-Active */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700372 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler91238712008-04-23 17:14:53 -0700373 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700374
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700375 iwl_release_nic_access(priv);
Tomas Winkler91238712008-04-23 17:14:53 -0700376out:
Tomas Winkler91238712008-04-23 17:14:53 -0700377 return ret;
378}
379
Tomas Winkler694cc562008-04-24 11:55:22 -0700380
381static void iwl4965_nic_config(struct iwl_priv *priv)
382{
383 unsigned long flags;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800384 u16 dctl;
Tomas Winkler694cc562008-04-24 11:55:22 -0700385 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800386 u16 lctl;
Tomas Winkler694cc562008-04-24 11:55:22 -0700387
388 spin_lock_irqsave(&priv->lock, flags);
389
390 if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800391 int pos = pci_find_capability(priv->pci_dev, PCI_CAP_ID_EXP);
392 pci_read_config_word(priv->pci_dev, pos + PCI_EXP_DEVCTL, &dctl);
393
Tomas Winkler694cc562008-04-24 11:55:22 -0700394 /* Enable No Snoop field */
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800395 pci_write_config_word(priv->pci_dev, pos + PCI_EXP_DEVCTL,
396 dctl & ~PCI_EXP_DEVCTL_NOSNOOP_EN);
Tomas Winkler694cc562008-04-24 11:55:22 -0700397 }
398
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800399 lctl = iwl_pcie_link_ctl(priv);
Tomas Winkler694cc562008-04-24 11:55:22 -0700400
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800401 /* HW bug W/A - negligible power consumption */
402 /* L1-ASPM is enabled by BIOS */
403 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
404 /* L1-ASPM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800405 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
406 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800407 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800408 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winkler694cc562008-04-24 11:55:22 -0700409
410 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
411
412 /* write radio config values to register */
413 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
414 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
415 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
416 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
417 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
418
419 /* set CSR_HW_CONFIG_REG for uCode use */
420 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
421 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
422 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
423
424 priv->calib_info = (struct iwl_eeprom_calib_info *)
425 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
426
427 spin_unlock_irqrestore(&priv->lock, flags);
428}
429
Tomas Winkler46315e02008-05-29 16:34:59 +0800430static int iwl4965_apm_stop_master(struct iwl_priv *priv)
431{
Tomas Winkler46315e02008-05-29 16:34:59 +0800432 unsigned long flags;
433
434 spin_lock_irqsave(&priv->lock, flags);
435
436 /* set stop master bit */
437 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
438
Wu Fengguangfebf3372008-12-17 16:52:31 +0800439 iwl_poll_direct_bit(priv, CSR_RESET,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800440 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +0800441
Tomas Winkler46315e02008-05-29 16:34:59 +0800442 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -0800443 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +0800444
Wu Fengguangfebf3372008-12-17 16:52:31 +0800445 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +0800446}
447
Tomas Winklerf118a912008-05-29 16:34:58 +0800448static void iwl4965_apm_stop(struct iwl_priv *priv)
449{
450 unsigned long flags;
451
Tomas Winkler46315e02008-05-29 16:34:59 +0800452 iwl4965_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800453
454 spin_lock_irqsave(&priv->lock, flags);
455
456 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
457
458 udelay(10);
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800459 /* clear "init complete" move adapter D0A* --> D0U state */
460 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800461 spin_unlock_irqrestore(&priv->lock, flags);
462}
463
Tomas Winkler7f066102008-05-29 16:34:57 +0800464static int iwl4965_apm_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700465{
Tomas Winkler7f066102008-05-29 16:34:57 +0800466 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700467 unsigned long flags;
468
Tomas Winkler46315e02008-05-29 16:34:59 +0800469 iwl4965_apm_stop_master(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700470
471 spin_lock_irqsave(&priv->lock, flags);
472
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700473 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Zhu Yib481de92007-09-25 17:54:57 -0700474
475 udelay(10);
476
Tomas Winkler7f066102008-05-29 16:34:57 +0800477 /* FIXME: put here L1A -L0S w/a */
478
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700479 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800480
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800481 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
482 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Zhu, Yi42802d72008-12-05 07:58:39 -0800483 if (ret < 0)
Tomas Winkler7f066102008-05-29 16:34:57 +0800484 goto out;
485
Zhu Yib481de92007-09-25 17:54:57 -0700486 udelay(10);
487
Tomas Winkler7f066102008-05-29 16:34:57 +0800488 ret = iwl_grab_nic_access(priv);
489 if (ret)
490 goto out;
491 /* Enable DMA and BSM Clock */
492 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
493 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700494
Tomas Winkler7f066102008-05-29 16:34:57 +0800495 udelay(10);
Zhu Yib481de92007-09-25 17:54:57 -0700496
Tomas Winkler7f066102008-05-29 16:34:57 +0800497 /* disable L1A */
498 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
499 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700500
Tomas Winkler7f066102008-05-29 16:34:57 +0800501 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700502
503 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
504 wake_up_interruptible(&priv->wait_command_queue);
505
Tomas Winkler7f066102008-05-29 16:34:57 +0800506out:
Zhu Yib481de92007-09-25 17:54:57 -0700507 spin_unlock_irqrestore(&priv->lock, flags);
508
Tomas Winkler7f066102008-05-29 16:34:57 +0800509 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700510}
511
Zhu Yib481de92007-09-25 17:54:57 -0700512/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
513 * Called after every association, but this runs only once!
514 * ... once chain noise is calibrated the first time, it's good forever. */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700515static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700516{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700517 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
Zhu Yib481de92007-09-25 17:54:57 -0700518
Tomas Winkler3109ece2008-03-28 16:33:35 -0700519 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700520 struct iwl_calib_diff_gain_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700521
522 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800523 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Zhu Yib481de92007-09-25 17:54:57 -0700524 cmd.diff_gain_a = 0;
525 cmd.diff_gain_b = 0;
526 cmd.diff_gain_c = 0;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700527 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
528 sizeof(cmd), &cmd))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800529 IWL_ERR(priv,
530 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Zhu Yib481de92007-09-25 17:54:57 -0700531 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800532 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Zhu Yib481de92007-09-25 17:54:57 -0700533 }
Zhu Yib481de92007-09-25 17:54:57 -0700534}
535
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700536static void iwl4965_gain_computation(struct iwl_priv *priv,
537 u32 *average_noise,
538 u16 min_average_noise_antenna_i,
539 u32 min_average_noise)
Zhu Yib481de92007-09-25 17:54:57 -0700540{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700541 int i, ret;
542 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Zhu Yib481de92007-09-25 17:54:57 -0700543
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700544 data->delta_gain_code[min_average_noise_antenna_i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700545
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700546 for (i = 0; i < NUM_RX_CHAINS; i++) {
547 s32 delta_g = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700548
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700549 if (!(data->disconn_array[i]) &&
550 (data->delta_gain_code[i] ==
Zhu Yib481de92007-09-25 17:54:57 -0700551 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700552 delta_g = average_noise[i] - min_average_noise;
553 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
554 data->delta_gain_code[i] =
555 min(data->delta_gain_code[i],
556 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Zhu Yib481de92007-09-25 17:54:57 -0700557
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700558 data->delta_gain_code[i] =
559 (data->delta_gain_code[i] | (1 << 2));
560 } else {
561 data->delta_gain_code[i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700562 }
Zhu Yib481de92007-09-25 17:54:57 -0700563 }
Tomas Winklere1623442009-01-27 14:27:56 -0800564 IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700565 data->delta_gain_code[0],
566 data->delta_gain_code[1],
567 data->delta_gain_code[2]);
Zhu Yib481de92007-09-25 17:54:57 -0700568
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700569 /* Differential gain gets sent to uCode only once */
570 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700571 struct iwl_calib_diff_gain_cmd cmd;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700572 data->radio_write = 1;
Zhu Yib481de92007-09-25 17:54:57 -0700573
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700574 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800575 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700576 cmd.diff_gain_a = data->delta_gain_code[0];
577 cmd.diff_gain_b = data->delta_gain_code[1];
578 cmd.diff_gain_c = data->delta_gain_code[2];
579 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
580 sizeof(cmd), &cmd);
581 if (ret)
Tomas Winklere1623442009-01-27 14:27:56 -0800582 IWL_DEBUG_CALIB(priv, "fail sending cmd "
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700583 "REPLY_PHY_CALIBRATION_CMD \n");
Zhu Yib481de92007-09-25 17:54:57 -0700584
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700585 /* TODO we might want recalculate
586 * rx_chain in rxon cmd */
587
588 /* Mark so we run this algo only once! */
589 data->state = IWL_CHAIN_NOISE_CALIBRATED;
Zhu Yib481de92007-09-25 17:54:57 -0700590 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700591 data->chain_noise_a = 0;
592 data->chain_noise_b = 0;
593 data->chain_noise_c = 0;
594 data->chain_signal_a = 0;
595 data->chain_signal_b = 0;
596 data->chain_signal_c = 0;
597 data->beacon_count = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700598}
599
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800600static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
601 __le32 *tx_flags)
602{
Johannes Berge6a98542008-10-21 12:40:02 +0200603 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800604 *tx_flags |= TX_CMD_FLG_RTS_MSK;
605 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
Johannes Berge6a98542008-10-21 12:40:02 +0200606 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800607 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
608 *tx_flags |= TX_CMD_FLG_CTS_MSK;
609 }
610}
611
Zhu Yib481de92007-09-25 17:54:57 -0700612static void iwl4965_bg_txpower_work(struct work_struct *work)
613{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700614 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -0700615 txpower_work);
616
617 /* If a scan happened to start before we got here
618 * then just return; the statistics notification will
619 * kick off another scheduled work to compensate for
620 * any temperature delta we missed here. */
621 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
622 test_bit(STATUS_SCANNING, &priv->status))
623 return;
624
625 mutex_lock(&priv->mutex);
626
Tomas Winklera96a27f2008-10-23 23:48:56 -0700627 /* Regardless of if we are associated, we must reconfigure the
Zhu Yib481de92007-09-25 17:54:57 -0700628 * TX power since frames can be sent on non-radar channels while
629 * not associated */
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800630 iwl4965_send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700631
632 /* Update last_temperature to keep is_calib_needed from running
633 * when it isn't needed... */
634 priv->last_temperature = priv->temperature;
635
636 mutex_unlock(&priv->mutex);
637}
638
639/*
640 * Acquire priv->lock before calling this function !
641 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700642static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
Zhu Yib481de92007-09-25 17:54:57 -0700643{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700644 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
Zhu Yib481de92007-09-25 17:54:57 -0700645 (index & 0xff) | (txq_id << 8));
Tomas Winkler12a81f62008-04-03 16:05:20 -0700646 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
Zhu Yib481de92007-09-25 17:54:57 -0700647}
648
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800649/**
650 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
651 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
652 * @scd_retry: (1) Indicates queue will be used in aggregation mode
653 *
654 * NOTE: Acquire priv->lock before calling this function !
Zhu Yib481de92007-09-25 17:54:57 -0700655 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700656static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800657 struct iwl_tx_queue *txq,
Zhu Yib481de92007-09-25 17:54:57 -0700658 int tx_fifo_id, int scd_retry)
659{
660 int txq_id = txq->q.id;
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800661
662 /* Find out whether to activate Tx queue */
Abhijeet Kolekarc3056062008-11-12 13:14:08 -0800663 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -0700664
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800665 /* Set up and activate */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700666 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700667 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
668 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
669 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
670 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
671 IWL49_SCD_QUEUE_STTS_REG_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700672
673 txq->sched_retry = scd_retry;
674
Tomas Winklere1623442009-01-27 14:27:56 -0800675 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800676 active ? "Activate" : "Deactivate",
Zhu Yib481de92007-09-25 17:54:57 -0700677 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
678}
679
680static const u16 default_queue_to_tx_fifo[] = {
681 IWL_TX_FIFO_AC3,
682 IWL_TX_FIFO_AC2,
683 IWL_TX_FIFO_AC1,
684 IWL_TX_FIFO_AC0,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700685 IWL49_CMD_FIFO_NUM,
Zhu Yib481de92007-09-25 17:54:57 -0700686 IWL_TX_FIFO_HCCA_1,
687 IWL_TX_FIFO_HCCA_2
688};
689
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800690static int iwl4965_alive_notify(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700691{
692 u32 a;
Zhu Yib481de92007-09-25 17:54:57 -0700693 unsigned long flags;
Tomas Winkler857485c2008-03-21 13:53:44 -0700694 int ret;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800695 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800696 u32 reg_val;
Zhu Yib481de92007-09-25 17:54:57 -0700697
698 spin_lock_irqsave(&priv->lock, flags);
699
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700700 ret = iwl_grab_nic_access(priv);
Tomas Winkler857485c2008-03-21 13:53:44 -0700701 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700702 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler857485c2008-03-21 13:53:44 -0700703 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700704 }
705
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800706 /* Clear 4965's internal Tx Scheduler data base */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700707 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700708 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
709 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700710 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700711 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700712 iwl_write_targ_mem(priv, a, 0);
Tomas Winkler5425e492008-04-15 16:01:38 -0700713 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700714 iwl_write_targ_mem(priv, a, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700715
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800716 /* Tel 4965 where to find Tx byte count tables */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700717 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800718 priv->scd_bc_tbls.dma >> 10);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800719
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800720 /* Enable DMA channel */
721 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
722 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
723 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
724 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
725
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800726 /* Update FH chicken bits */
727 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
728 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
729 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
730
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800731 /* Disable chain mode for all queues */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700732 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700733
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800734 /* Initialize each Tx queue (including the command queue) */
Tomas Winkler5425e492008-04-15 16:01:38 -0700735 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800736
737 /* TFD circular buffer read/write indexes */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700738 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700739 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800740
741 /* Max Tx Window size for Scheduler-ACK mode */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700742 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700743 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
744 (SCD_WIN_SIZE <<
745 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
746 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800747
748 /* Frame limit */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700749 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700750 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
751 sizeof(u32),
752 (SCD_FRAME_LIMIT <<
753 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
754 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700755
756 }
Tomas Winkler12a81f62008-04-03 16:05:20 -0700757 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
Tomas Winkler5425e492008-04-15 16:01:38 -0700758 (1 << priv->hw_params.max_txq_num) - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700759
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800760 /* Activate all Tx DMA/FIFO channels */
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800761 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
Zhu Yib481de92007-09-25 17:54:57 -0700762
763 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800764
765 /* Map each Tx/cmd queue to its corresponding fifo */
Zhu Yib481de92007-09-25 17:54:57 -0700766 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
767 int ac = default_queue_to_tx_fifo[i];
Ron Rindjunsky36470742008-05-15 13:54:10 +0800768 iwl_txq_ctx_activate(priv, i);
Zhu Yib481de92007-09-25 17:54:57 -0700769 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
770 }
771
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700772 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700773 spin_unlock_irqrestore(&priv->lock, flags);
774
Tomas Winkler857485c2008-03-21 13:53:44 -0700775 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700776}
777
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700778static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
779 .min_nrg_cck = 97,
780 .max_nrg_cck = 0,
781
782 .auto_corr_min_ofdm = 85,
783 .auto_corr_min_ofdm_mrc = 170,
784 .auto_corr_min_ofdm_x1 = 105,
785 .auto_corr_min_ofdm_mrc_x1 = 220,
786
787 .auto_corr_max_ofdm = 120,
788 .auto_corr_max_ofdm_mrc = 210,
789 .auto_corr_max_ofdm_x1 = 140,
790 .auto_corr_max_ofdm_mrc_x1 = 270,
791
792 .auto_corr_min_cck = 125,
793 .auto_corr_max_cck = 200,
794 .auto_corr_min_cck_mrc = 200,
795 .auto_corr_max_cck_mrc = 400,
796
797 .nrg_th_cck = 100,
798 .nrg_th_ofdm = 100,
799};
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700800
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800801/**
Tomas Winkler5425e492008-04-15 16:01:38 -0700802 * iwl4965_hw_set_hw_params
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800803 *
804 * Called when initializing driver
805 */
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800806static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700807{
Assaf Krauss316c30d2008-03-14 10:38:46 -0700808
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700809 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
Assaf Krauss1ea87392008-03-18 14:57:50 -0700810 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800811 IWL_ERR(priv,
812 "invalid queues_num, should be between %d and %d\n",
813 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
Tomas Winkler059ff822008-04-14 21:16:14 -0700814 return -EINVAL;
Assaf Krauss316c30d2008-03-14 10:38:46 -0700815 }
816
Tomas Winkler5425e492008-04-15 16:01:38 -0700817 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800818 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800819 priv->hw_params.scd_bc_tbls_size =
820 IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800821 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winkler5425e492008-04-15 16:01:38 -0700822 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
823 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700824 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
825 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
826 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
827 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
828
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800829 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
830
Tomas Winklerec35cf22008-04-15 16:01:39 -0700831 priv->hw_params.tx_chains_num = 2;
832 priv->hw_params.rx_chains_num = 2;
Guy Cohenfde0db32008-04-21 15:42:01 -0700833 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
834 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700835 priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
836
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700837 priv->hw_params.sens = &iwl4965_sensitivity;
Tomas Winkler3e82a822008-02-13 11:32:31 -0800838
Tomas Winkler059ff822008-04-14 21:16:14 -0700839 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700840}
841
Zhu Yib481de92007-09-25 17:54:57 -0700842static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
843{
844 s32 sign = 1;
845
846 if (num < 0) {
847 sign = -sign;
848 num = -num;
849 }
850 if (denom < 0) {
851 sign = -sign;
852 denom = -denom;
853 }
854 *res = 1;
855 *res = ((num * 2 + denom) / (denom * 2)) * sign;
856
857 return 1;
858}
859
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800860/**
861 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
862 *
863 * Determines power supply voltage compensation for txpower calculations.
864 * Returns number of 1/2-dB steps to subtract from gain table index,
865 * to compensate for difference between power supply voltage during
866 * factory measurements, vs. current power supply voltage.
867 *
868 * Voltage indication is higher for lower voltage.
869 * Lower voltage requires more gain (lower gain table index).
870 */
Zhu Yib481de92007-09-25 17:54:57 -0700871static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
872 s32 current_voltage)
873{
874 s32 comp = 0;
875
876 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
877 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
878 return 0;
879
880 iwl4965_math_div_round(current_voltage - eeprom_voltage,
881 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
882
883 if (current_voltage > eeprom_voltage)
884 comp *= 2;
885 if ((comp < -2) || (comp > 2))
886 comp = 0;
887
888 return comp;
889}
890
Zhu Yib481de92007-09-25 17:54:57 -0700891static s32 iwl4965_get_tx_atten_grp(u16 channel)
892{
893 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
894 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
895 return CALIB_CH_GROUP_5;
896
897 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
898 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
899 return CALIB_CH_GROUP_1;
900
901 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
902 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
903 return CALIB_CH_GROUP_2;
904
905 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
906 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
907 return CALIB_CH_GROUP_3;
908
909 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
910 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
911 return CALIB_CH_GROUP_4;
912
Zhu Yib481de92007-09-25 17:54:57 -0700913 return -1;
914}
915
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700916static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700917{
918 s32 b = -1;
919
920 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700921 if (priv->calib_info->band_info[b].ch_from == 0)
Zhu Yib481de92007-09-25 17:54:57 -0700922 continue;
923
Tomas Winkler073d3f52008-04-21 15:41:52 -0700924 if ((channel >= priv->calib_info->band_info[b].ch_from)
925 && (channel <= priv->calib_info->band_info[b].ch_to))
Zhu Yib481de92007-09-25 17:54:57 -0700926 break;
927 }
928
929 return b;
930}
931
932static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
933{
934 s32 val;
935
936 if (x2 == x1)
937 return y1;
938 else {
939 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
940 return val + y2;
941 }
942}
943
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800944/**
945 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
946 *
947 * Interpolates factory measurements from the two sample channels within a
948 * sub-band, to apply to channel of interest. Interpolation is proportional to
949 * differences in channel frequencies, which is proportional to differences
950 * in channel number.
951 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700952static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700953 struct iwl_eeprom_calib_ch_info *chan_info)
Zhu Yib481de92007-09-25 17:54:57 -0700954{
955 s32 s = -1;
956 u32 c;
957 u32 m;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700958 const struct iwl_eeprom_calib_measure *m1;
959 const struct iwl_eeprom_calib_measure *m2;
960 struct iwl_eeprom_calib_measure *omeas;
Zhu Yib481de92007-09-25 17:54:57 -0700961 u32 ch_i1;
962 u32 ch_i2;
963
964 s = iwl4965_get_sub_band(priv, channel);
965 if (s >= EEPROM_TX_POWER_BANDS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800966 IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
Zhu Yib481de92007-09-25 17:54:57 -0700967 return -1;
968 }
969
Tomas Winkler073d3f52008-04-21 15:41:52 -0700970 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
971 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
Zhu Yib481de92007-09-25 17:54:57 -0700972 chan_info->ch_num = (u8) channel;
973
Tomas Winklere1623442009-01-27 14:27:56 -0800974 IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700975 channel, s, ch_i1, ch_i2);
976
977 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
978 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700979 m1 = &(priv->calib_info->band_info[s].ch1.
Zhu Yib481de92007-09-25 17:54:57 -0700980 measurements[c][m]);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700981 m2 = &(priv->calib_info->band_info[s].ch2.
Zhu Yib481de92007-09-25 17:54:57 -0700982 measurements[c][m]);
983 omeas = &(chan_info->measurements[c][m]);
984
985 omeas->actual_pow =
986 (u8) iwl4965_interpolate_value(channel, ch_i1,
987 m1->actual_pow,
988 ch_i2,
989 m2->actual_pow);
990 omeas->gain_idx =
991 (u8) iwl4965_interpolate_value(channel, ch_i1,
992 m1->gain_idx, ch_i2,
993 m2->gain_idx);
994 omeas->temperature =
995 (u8) iwl4965_interpolate_value(channel, ch_i1,
996 m1->temperature,
997 ch_i2,
998 m2->temperature);
999 omeas->pa_det =
1000 (s8) iwl4965_interpolate_value(channel, ch_i1,
1001 m1->pa_det, ch_i2,
1002 m2->pa_det);
1003
Tomas Winklere1623442009-01-27 14:27:56 -08001004 IWL_DEBUG_TXPOWER(priv,
1005 "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
1006 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
1007 IWL_DEBUG_TXPOWER(priv,
1008 "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
1009 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
1010 IWL_DEBUG_TXPOWER(priv,
1011 "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
1012 m1->pa_det, m2->pa_det, omeas->pa_det);
1013 IWL_DEBUG_TXPOWER(priv,
1014 "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
1015 m1->temperature, m2->temperature,
1016 omeas->temperature);
Zhu Yib481de92007-09-25 17:54:57 -07001017 }
1018 }
1019
1020 return 0;
1021}
1022
1023/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1024 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1025static s32 back_off_table[] = {
1026 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1027 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1028 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1029 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1030 10 /* CCK */
1031};
1032
1033/* Thermal compensation values for txpower for various frequency ranges ...
1034 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001035static struct iwl4965_txpower_comp_entry {
Zhu Yib481de92007-09-25 17:54:57 -07001036 s32 degrees_per_05db_a;
1037 s32 degrees_per_05db_a_denom;
1038} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
1039 {9, 2}, /* group 0 5.2, ch 34-43 */
1040 {4, 1}, /* group 1 5.2, ch 44-70 */
1041 {4, 1}, /* group 2 5.2, ch 71-124 */
1042 {4, 1}, /* group 3 5.2, ch 125-200 */
1043 {3, 1} /* group 4 2.4, ch all */
1044};
1045
1046static s32 get_min_power_index(s32 rate_power_index, u32 band)
1047{
1048 if (!band) {
1049 if ((rate_power_index & 7) <= 4)
1050 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1051 }
1052 return MIN_TX_GAIN_INDEX;
1053}
1054
1055struct gain_entry {
1056 u8 dsp;
1057 u8 radio;
1058};
1059
1060static const struct gain_entry gain_table[2][108] = {
1061 /* 5.2GHz power gain index table */
1062 {
1063 {123, 0x3F}, /* highest txpower */
1064 {117, 0x3F},
1065 {110, 0x3F},
1066 {104, 0x3F},
1067 {98, 0x3F},
1068 {110, 0x3E},
1069 {104, 0x3E},
1070 {98, 0x3E},
1071 {110, 0x3D},
1072 {104, 0x3D},
1073 {98, 0x3D},
1074 {110, 0x3C},
1075 {104, 0x3C},
1076 {98, 0x3C},
1077 {110, 0x3B},
1078 {104, 0x3B},
1079 {98, 0x3B},
1080 {110, 0x3A},
1081 {104, 0x3A},
1082 {98, 0x3A},
1083 {110, 0x39},
1084 {104, 0x39},
1085 {98, 0x39},
1086 {110, 0x38},
1087 {104, 0x38},
1088 {98, 0x38},
1089 {110, 0x37},
1090 {104, 0x37},
1091 {98, 0x37},
1092 {110, 0x36},
1093 {104, 0x36},
1094 {98, 0x36},
1095 {110, 0x35},
1096 {104, 0x35},
1097 {98, 0x35},
1098 {110, 0x34},
1099 {104, 0x34},
1100 {98, 0x34},
1101 {110, 0x33},
1102 {104, 0x33},
1103 {98, 0x33},
1104 {110, 0x32},
1105 {104, 0x32},
1106 {98, 0x32},
1107 {110, 0x31},
1108 {104, 0x31},
1109 {98, 0x31},
1110 {110, 0x30},
1111 {104, 0x30},
1112 {98, 0x30},
1113 {110, 0x25},
1114 {104, 0x25},
1115 {98, 0x25},
1116 {110, 0x24},
1117 {104, 0x24},
1118 {98, 0x24},
1119 {110, 0x23},
1120 {104, 0x23},
1121 {98, 0x23},
1122 {110, 0x22},
1123 {104, 0x18},
1124 {98, 0x18},
1125 {110, 0x17},
1126 {104, 0x17},
1127 {98, 0x17},
1128 {110, 0x16},
1129 {104, 0x16},
1130 {98, 0x16},
1131 {110, 0x15},
1132 {104, 0x15},
1133 {98, 0x15},
1134 {110, 0x14},
1135 {104, 0x14},
1136 {98, 0x14},
1137 {110, 0x13},
1138 {104, 0x13},
1139 {98, 0x13},
1140 {110, 0x12},
1141 {104, 0x08},
1142 {98, 0x08},
1143 {110, 0x07},
1144 {104, 0x07},
1145 {98, 0x07},
1146 {110, 0x06},
1147 {104, 0x06},
1148 {98, 0x06},
1149 {110, 0x05},
1150 {104, 0x05},
1151 {98, 0x05},
1152 {110, 0x04},
1153 {104, 0x04},
1154 {98, 0x04},
1155 {110, 0x03},
1156 {104, 0x03},
1157 {98, 0x03},
1158 {110, 0x02},
1159 {104, 0x02},
1160 {98, 0x02},
1161 {110, 0x01},
1162 {104, 0x01},
1163 {98, 0x01},
1164 {110, 0x00},
1165 {104, 0x00},
1166 {98, 0x00},
1167 {93, 0x00},
1168 {88, 0x00},
1169 {83, 0x00},
1170 {78, 0x00},
1171 },
1172 /* 2.4GHz power gain index table */
1173 {
1174 {110, 0x3f}, /* highest txpower */
1175 {104, 0x3f},
1176 {98, 0x3f},
1177 {110, 0x3e},
1178 {104, 0x3e},
1179 {98, 0x3e},
1180 {110, 0x3d},
1181 {104, 0x3d},
1182 {98, 0x3d},
1183 {110, 0x3c},
1184 {104, 0x3c},
1185 {98, 0x3c},
1186 {110, 0x3b},
1187 {104, 0x3b},
1188 {98, 0x3b},
1189 {110, 0x3a},
1190 {104, 0x3a},
1191 {98, 0x3a},
1192 {110, 0x39},
1193 {104, 0x39},
1194 {98, 0x39},
1195 {110, 0x38},
1196 {104, 0x38},
1197 {98, 0x38},
1198 {110, 0x37},
1199 {104, 0x37},
1200 {98, 0x37},
1201 {110, 0x36},
1202 {104, 0x36},
1203 {98, 0x36},
1204 {110, 0x35},
1205 {104, 0x35},
1206 {98, 0x35},
1207 {110, 0x34},
1208 {104, 0x34},
1209 {98, 0x34},
1210 {110, 0x33},
1211 {104, 0x33},
1212 {98, 0x33},
1213 {110, 0x32},
1214 {104, 0x32},
1215 {98, 0x32},
1216 {110, 0x31},
1217 {104, 0x31},
1218 {98, 0x31},
1219 {110, 0x30},
1220 {104, 0x30},
1221 {98, 0x30},
1222 {110, 0x6},
1223 {104, 0x6},
1224 {98, 0x6},
1225 {110, 0x5},
1226 {104, 0x5},
1227 {98, 0x5},
1228 {110, 0x4},
1229 {104, 0x4},
1230 {98, 0x4},
1231 {110, 0x3},
1232 {104, 0x3},
1233 {98, 0x3},
1234 {110, 0x2},
1235 {104, 0x2},
1236 {98, 0x2},
1237 {110, 0x1},
1238 {104, 0x1},
1239 {98, 0x1},
1240 {110, 0x0},
1241 {104, 0x0},
1242 {98, 0x0},
1243 {97, 0},
1244 {96, 0},
1245 {95, 0},
1246 {94, 0},
1247 {93, 0},
1248 {92, 0},
1249 {91, 0},
1250 {90, 0},
1251 {89, 0},
1252 {88, 0},
1253 {87, 0},
1254 {86, 0},
1255 {85, 0},
1256 {84, 0},
1257 {83, 0},
1258 {82, 0},
1259 {81, 0},
1260 {80, 0},
1261 {79, 0},
1262 {78, 0},
1263 {77, 0},
1264 {76, 0},
1265 {75, 0},
1266 {74, 0},
1267 {73, 0},
1268 {72, 0},
1269 {71, 0},
1270 {70, 0},
1271 {69, 0},
1272 {68, 0},
1273 {67, 0},
1274 {66, 0},
1275 {65, 0},
1276 {64, 0},
1277 {63, 0},
1278 {62, 0},
1279 {61, 0},
1280 {60, 0},
1281 {59, 0},
1282 }
1283};
1284
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001285static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
Zhu Yib481de92007-09-25 17:54:57 -07001286 u8 is_fat, u8 ctrl_chan_high,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001287 struct iwl4965_tx_power_db *tx_power_tbl)
Zhu Yib481de92007-09-25 17:54:57 -07001288{
1289 u8 saturation_power;
1290 s32 target_power;
1291 s32 user_target_power;
1292 s32 power_limit;
1293 s32 current_temp;
1294 s32 reg_limit;
1295 s32 current_regulatory;
1296 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1297 int i;
1298 int c;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001299 const struct iwl_channel_info *ch_info = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -07001300 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1301 const struct iwl_eeprom_calib_measure *measurement;
Zhu Yib481de92007-09-25 17:54:57 -07001302 s16 voltage;
1303 s32 init_voltage;
1304 s32 voltage_compensation;
1305 s32 degrees_per_05db_num;
1306 s32 degrees_per_05db_denom;
1307 s32 factory_temp;
1308 s32 temperature_comp[2];
1309 s32 factory_gain_index[2];
1310 s32 factory_actual_pwr[2];
1311 s32 power_index;
1312
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001313 /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
Zhu Yib481de92007-09-25 17:54:57 -07001314 * are used for indexing into txpower table) */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001315 user_target_power = 2 * priv->tx_power_user_lmt;
Zhu Yib481de92007-09-25 17:54:57 -07001316
1317 /* Get current (RXON) channel, band, width */
Tomas Winklere1623442009-01-27 14:27:56 -08001318 IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_fat %d\n", channel, band,
Zhu Yib481de92007-09-25 17:54:57 -07001319 is_fat);
1320
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001321 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1322
1323 if (!is_channel_valid(ch_info))
Zhu Yib481de92007-09-25 17:54:57 -07001324 return -EINVAL;
1325
1326 /* get txatten group, used to select 1) thermal txpower adjustment
1327 * and 2) mimo txpower balance between Tx chains. */
1328 txatten_grp = iwl4965_get_tx_atten_grp(channel);
Samuel Ortiza3139c52008-12-19 10:37:09 +08001329 if (txatten_grp < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001330 IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
Samuel Ortiza3139c52008-12-19 10:37:09 +08001331 channel);
Zhu Yib481de92007-09-25 17:54:57 -07001332 return -EINVAL;
Samuel Ortiza3139c52008-12-19 10:37:09 +08001333 }
Zhu Yib481de92007-09-25 17:54:57 -07001334
Tomas Winklere1623442009-01-27 14:27:56 -08001335 IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001336 channel, txatten_grp);
1337
1338 if (is_fat) {
1339 if (ctrl_chan_high)
1340 channel -= 2;
1341 else
1342 channel += 2;
1343 }
1344
1345 /* hardware txpower limits ...
1346 * saturation (clipping distortion) txpowers are in half-dBm */
1347 if (band)
Tomas Winkler073d3f52008-04-21 15:41:52 -07001348 saturation_power = priv->calib_info->saturation_power24;
Zhu Yib481de92007-09-25 17:54:57 -07001349 else
Tomas Winkler073d3f52008-04-21 15:41:52 -07001350 saturation_power = priv->calib_info->saturation_power52;
Zhu Yib481de92007-09-25 17:54:57 -07001351
1352 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1353 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1354 if (band)
1355 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1356 else
1357 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1358 }
1359
1360 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1361 * max_power_avg values are in dBm, convert * 2 */
1362 if (is_fat)
1363 reg_limit = ch_info->fat_max_power_avg * 2;
1364 else
1365 reg_limit = ch_info->max_power_avg * 2;
1366
1367 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1368 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1369 if (band)
1370 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1371 else
1372 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1373 }
1374
1375 /* Interpolate txpower calibration values for this channel,
1376 * based on factory calibration tests on spaced channels. */
1377 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1378
1379 /* calculate tx gain adjustment based on power supply voltage */
Tomas Winkler073d3f52008-04-21 15:41:52 -07001380 voltage = priv->calib_info->voltage;
Zhu Yib481de92007-09-25 17:54:57 -07001381 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1382 voltage_compensation =
1383 iwl4965_get_voltage_compensation(voltage, init_voltage);
1384
Tomas Winklere1623442009-01-27 14:27:56 -08001385 IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001386 init_voltage,
1387 voltage, voltage_compensation);
1388
1389 /* get current temperature (Celsius) */
1390 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1391 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1392 current_temp = KELVIN_TO_CELSIUS(current_temp);
1393
1394 /* select thermal txpower adjustment params, based on channel group
1395 * (same frequency group used for mimo txatten adjustment) */
1396 degrees_per_05db_num =
1397 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1398 degrees_per_05db_denom =
1399 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1400
1401 /* get per-chain txpower values from factory measurements */
1402 for (c = 0; c < 2; c++) {
1403 measurement = &ch_eeprom_info.measurements[c][1];
1404
1405 /* txgain adjustment (in half-dB steps) based on difference
1406 * between factory and current temperature */
1407 factory_temp = measurement->temperature;
1408 iwl4965_math_div_round((current_temp - factory_temp) *
1409 degrees_per_05db_denom,
1410 degrees_per_05db_num,
1411 &temperature_comp[c]);
1412
1413 factory_gain_index[c] = measurement->gain_idx;
1414 factory_actual_pwr[c] = measurement->actual_pow;
1415
Tomas Winklere1623442009-01-27 14:27:56 -08001416 IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
1417 IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
Zhu Yib481de92007-09-25 17:54:57 -07001418 "curr tmp %d, comp %d steps\n",
1419 factory_temp, current_temp,
1420 temperature_comp[c]);
1421
Tomas Winklere1623442009-01-27 14:27:56 -08001422 IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001423 factory_gain_index[c],
1424 factory_actual_pwr[c]);
1425 }
1426
1427 /* for each of 33 bit-rates (including 1 for CCK) */
1428 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1429 u8 is_mimo_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001430 union iwl4965_tx_power_dual_stream tx_power;
Zhu Yib481de92007-09-25 17:54:57 -07001431
1432 /* for mimo, reduce each chain's txpower by half
1433 * (3dB, 6 steps), so total output power is regulatory
1434 * compliant. */
1435 if (i & 0x8) {
1436 current_regulatory = reg_limit -
1437 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1438 is_mimo_rate = 1;
1439 } else {
1440 current_regulatory = reg_limit;
1441 is_mimo_rate = 0;
1442 }
1443
1444 /* find txpower limit, either hardware or regulatory */
1445 power_limit = saturation_power - back_off_table[i];
1446 if (power_limit > current_regulatory)
1447 power_limit = current_regulatory;
1448
1449 /* reduce user's txpower request if necessary
1450 * for this rate on this channel */
1451 target_power = user_target_power;
1452 if (target_power > power_limit)
1453 target_power = power_limit;
1454
Tomas Winklere1623442009-01-27 14:27:56 -08001455 IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001456 i, saturation_power - back_off_table[i],
1457 current_regulatory, user_target_power,
1458 target_power);
1459
1460 /* for each of 2 Tx chains (radio transmitters) */
1461 for (c = 0; c < 2; c++) {
1462 s32 atten_value;
1463
1464 if (is_mimo_rate)
1465 atten_value =
1466 (s32)le32_to_cpu(priv->card_alive_init.
1467 tx_atten[txatten_grp][c]);
1468 else
1469 atten_value = 0;
1470
1471 /* calculate index; higher index means lower txpower */
1472 power_index = (u8) (factory_gain_index[c] -
1473 (target_power -
1474 factory_actual_pwr[c]) -
1475 temperature_comp[c] -
1476 voltage_compensation +
1477 atten_value);
1478
Tomas Winklere1623442009-01-27 14:27:56 -08001479/* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001480 power_index); */
1481
1482 if (power_index < get_min_power_index(i, band))
1483 power_index = get_min_power_index(i, band);
1484
1485 /* adjust 5 GHz index to support negative indexes */
1486 if (!band)
1487 power_index += 9;
1488
1489 /* CCK, rate 32, reduce txpower for CCK */
1490 if (i == POWER_TABLE_CCK_ENTRY)
1491 power_index +=
1492 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1493
1494 /* stay within the table! */
1495 if (power_index > 107) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001496 IWL_WARN(priv, "txpower index %d > 107\n",
Zhu Yib481de92007-09-25 17:54:57 -07001497 power_index);
1498 power_index = 107;
1499 }
1500 if (power_index < 0) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001501 IWL_WARN(priv, "txpower index %d < 0\n",
Zhu Yib481de92007-09-25 17:54:57 -07001502 power_index);
1503 power_index = 0;
1504 }
1505
1506 /* fill txpower command for this rate/chain */
1507 tx_power.s.radio_tx_gain[c] =
1508 gain_table[band][power_index].radio;
1509 tx_power.s.dsp_predis_atten[c] =
1510 gain_table[band][power_index].dsp;
1511
Tomas Winklere1623442009-01-27 14:27:56 -08001512 IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
Zhu Yib481de92007-09-25 17:54:57 -07001513 "gain 0x%02x dsp %d\n",
1514 c, atten_value, power_index,
1515 tx_power.s.radio_tx_gain[c],
1516 tx_power.s.dsp_predis_atten[c]);
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001517 } /* for each chain */
Zhu Yib481de92007-09-25 17:54:57 -07001518
1519 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1520
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001521 } /* for each rate */
Zhu Yib481de92007-09-25 17:54:57 -07001522
1523 return 0;
1524}
1525
1526/**
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001527 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
Zhu Yib481de92007-09-25 17:54:57 -07001528 *
1529 * Uses the active RXON for channel, band, and characteristics (fat, high)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001530 * The power limit is taken from priv->tx_power_user_lmt.
Zhu Yib481de92007-09-25 17:54:57 -07001531 */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001532static int iwl4965_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001533{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001534 struct iwl4965_txpowertable_cmd cmd = { 0 };
Tomas Winkler857485c2008-03-21 13:53:44 -07001535 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001536 u8 band = 0;
1537 u8 is_fat = 0;
1538 u8 ctrl_chan_high = 0;
1539
1540 if (test_bit(STATUS_SCANNING, &priv->status)) {
1541 /* If this gets hit a lot, switch it to a BUG() and catch
1542 * the stack trace to find out who is calling this during
1543 * a scan. */
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001544 IWL_WARN(priv, "TX Power requested while scanning!\n");
Zhu Yib481de92007-09-25 17:54:57 -07001545 return -EAGAIN;
1546 }
1547
Johannes Berg8318d782008-01-24 19:38:38 +01001548 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001549
1550 is_fat = is_fat_channel(priv->active_rxon.flags);
1551
1552 if (is_fat &&
1553 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1554 ctrl_chan_high = 1;
1555
1556 cmd.band = band;
1557 cmd.channel = priv->active_rxon.channel;
1558
Tomas Winkler857485c2008-03-21 13:53:44 -07001559 ret = iwl4965_fill_txpower_tbl(priv, band,
Zhu Yib481de92007-09-25 17:54:57 -07001560 le16_to_cpu(priv->active_rxon.channel),
1561 is_fat, ctrl_chan_high, &cmd.tx_power);
Tomas Winkler857485c2008-03-21 13:53:44 -07001562 if (ret)
1563 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001564
Tomas Winkler857485c2008-03-21 13:53:44 -07001565 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1566
1567out:
1568 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001569}
1570
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001571static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1572{
1573 int ret = 0;
1574 struct iwl4965_rxon_assoc_cmd rxon_assoc;
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001575 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1576 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001577
1578 if ((rxon1->flags == rxon2->flags) &&
1579 (rxon1->filter_flags == rxon2->filter_flags) &&
1580 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1581 (rxon1->ofdm_ht_single_stream_basic_rates ==
1582 rxon2->ofdm_ht_single_stream_basic_rates) &&
1583 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1584 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1585 (rxon1->rx_chain == rxon2->rx_chain) &&
1586 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001587 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001588 return 0;
1589 }
1590
1591 rxon_assoc.flags = priv->staging_rxon.flags;
1592 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1593 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1594 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1595 rxon_assoc.reserved = 0;
1596 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1597 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1598 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1599 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1600 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1601
1602 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1603 sizeof(rxon_assoc), &rxon_assoc, NULL);
1604 if (ret)
1605 return ret;
1606
1607 return ret;
1608}
1609
Zhu Yi3c935522008-09-03 11:26:57 +08001610#ifdef IEEE80211_CONF_CHANNEL_SWITCH
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +08001611static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07001612{
1613 int rc;
1614 u8 band = 0;
1615 u8 is_fat = 0;
1616 u8 ctrl_chan_high = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001617 struct iwl4965_channel_switch_cmd cmd = { 0 };
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001618 const struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001619
Johannes Berg8318d782008-01-24 19:38:38 +01001620 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001621
Assaf Krauss8622e702008-03-21 13:53:43 -07001622 ch_info = iwl_get_channel_info(priv, priv->band, channel);
Zhu Yib481de92007-09-25 17:54:57 -07001623
1624 is_fat = is_fat_channel(priv->staging_rxon.flags);
1625
1626 if (is_fat &&
1627 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1628 ctrl_chan_high = 1;
1629
1630 cmd.band = band;
1631 cmd.expect_beacon = 0;
1632 cmd.channel = cpu_to_le16(channel);
1633 cmd.rxon_flags = priv->active_rxon.flags;
1634 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1635 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1636 if (ch_info)
1637 cmd.expect_beacon = is_channel_radar(ch_info);
1638 else
1639 cmd.expect_beacon = 1;
1640
1641 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
1642 ctrl_chan_high, &cmd.tx_power);
1643 if (rc) {
Tomas Winklere1623442009-01-27 14:27:56 -08001644 IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
Zhu Yib481de92007-09-25 17:54:57 -07001645 return rc;
1646 }
1647
Tomas Winkler857485c2008-03-21 13:53:44 -07001648 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001649 return rc;
1650}
Zhu Yi3c935522008-09-03 11:26:57 +08001651#endif
Zhu Yib481de92007-09-25 17:54:57 -07001652
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001653/**
Tomas Winklere2a722e2008-04-14 21:16:10 -07001654 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001655 */
Tomas Winklere2a722e2008-04-14 21:16:10 -07001656static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +08001657 struct iwl_tx_queue *txq,
Tomas Winklere2a722e2008-04-14 21:16:10 -07001658 u16 byte_cnt)
Zhu Yib481de92007-09-25 17:54:57 -07001659{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001660 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -07001661 int txq_id = txq->q.id;
1662 int write_ptr = txq->q.write_ptr;
1663 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1664 __le16 bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001665
Tomas Winkler127901a2008-10-23 23:48:55 -07001666 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Zhu Yib481de92007-09-25 17:54:57 -07001667
Tomas Winkler127901a2008-10-23 23:48:55 -07001668 bc_ent = cpu_to_le16(len & 0xFFF);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001669 /* Set up byte count within first 256 entries */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001670 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001671
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001672 /* If within first 64 entries, duplicate at end */
Tomas Winkler127901a2008-10-23 23:48:55 -07001673 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001674 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -07001675 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001676}
1677
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001678/**
Zhu Yib481de92007-09-25 17:54:57 -07001679 * sign_extend - Sign extend a value using specified bit as sign-bit
1680 *
1681 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1682 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1683 *
1684 * @param oper value to sign extend
1685 * @param index 0 based bit index (0<=index<32) to sign bit
1686 */
1687static s32 sign_extend(u32 oper, int index)
1688{
1689 u8 shift = 31 - index;
1690
1691 return (s32)(oper << shift) >> shift;
1692}
1693
1694/**
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001695 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
Zhu Yib481de92007-09-25 17:54:57 -07001696 * @statistics: Provides the temperature reading from the uCode
1697 *
1698 * A return of <0 indicates bogus data in the statistics
1699 */
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001700static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001701{
1702 s32 temperature;
1703 s32 vt;
1704 s32 R1, R2, R3;
1705 u32 R4;
1706
1707 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
1708 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001709 IWL_DEBUG_TEMP(priv, "Running FAT temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001710 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1711 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1712 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1713 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1714 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001715 IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001716 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1717 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1718 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1719 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1720 }
1721
1722 /*
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001723 * Temperature is only 23 bits, so sign extend out to 32.
Zhu Yib481de92007-09-25 17:54:57 -07001724 *
1725 * NOTE If we haven't received a statistics notification yet
1726 * with an updated temperature, use R4 provided to us in the
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001727 * "initialize" ALIVE response.
1728 */
Zhu Yib481de92007-09-25 17:54:57 -07001729 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1730 vt = sign_extend(R4, 23);
1731 else
1732 vt = sign_extend(
1733 le32_to_cpu(priv->statistics.general.temperature), 23);
1734
Tomas Winklere1623442009-01-27 14:27:56 -08001735 IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
Zhu Yib481de92007-09-25 17:54:57 -07001736
1737 if (R3 == R1) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001738 IWL_ERR(priv, "Calibration conflict R1 == R3\n");
Zhu Yib481de92007-09-25 17:54:57 -07001739 return -1;
1740 }
1741
1742 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1743 * Add offset to center the adjustment around 0 degrees Centigrade. */
1744 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1745 temperature /= (R3 - R1);
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001746 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -07001747
Tomas Winklere1623442009-01-27 14:27:56 -08001748 IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001749 temperature, KELVIN_TO_CELSIUS(temperature));
Zhu Yib481de92007-09-25 17:54:57 -07001750
1751 return temperature;
1752}
1753
1754/* Adjust Txpower only if temperature variance is greater than threshold. */
1755#define IWL_TEMPERATURE_THRESHOLD 3
1756
1757/**
1758 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1759 *
1760 * If the temperature changed has changed sufficiently, then a recalibration
1761 * is needed.
1762 *
1763 * Assumes caller will replace priv->last_temperature once calibration
1764 * executed.
1765 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001766static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001767{
1768 int temp_diff;
1769
1770 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001771 IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001772 return 0;
1773 }
1774
1775 temp_diff = priv->temperature - priv->last_temperature;
1776
1777 /* get absolute value */
1778 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001779 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001780 temp_diff = -temp_diff;
1781 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001782 IWL_DEBUG_POWER(priv, "Same temp, \n");
Zhu Yib481de92007-09-25 17:54:57 -07001783 else
Tomas Winklere1623442009-01-27 14:27:56 -08001784 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001785
1786 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
Tomas Winklere1623442009-01-27 14:27:56 -08001787 IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001788 return 0;
1789 }
1790
Tomas Winklere1623442009-01-27 14:27:56 -08001791 IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001792
1793 return 1;
1794}
1795
Zhu Yi52256402008-06-30 17:23:31 +08001796static void iwl4965_temperature_calib(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001797{
Zhu Yib481de92007-09-25 17:54:57 -07001798 s32 temp;
Zhu Yib481de92007-09-25 17:54:57 -07001799
Emmanuel Grumbach91dbc5bd2008-06-12 09:47:14 +08001800 temp = iwl4965_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001801 if (temp < 0)
1802 return;
1803
1804 if (priv->temperature != temp) {
1805 if (priv->temperature)
Tomas Winklere1623442009-01-27 14:27:56 -08001806 IWL_DEBUG_TEMP(priv, "Temperature changed "
Zhu Yib481de92007-09-25 17:54:57 -07001807 "from %dC to %dC\n",
1808 KELVIN_TO_CELSIUS(priv->temperature),
1809 KELVIN_TO_CELSIUS(temp));
1810 else
Tomas Winklere1623442009-01-27 14:27:56 -08001811 IWL_DEBUG_TEMP(priv, "Temperature "
Zhu Yib481de92007-09-25 17:54:57 -07001812 "initialized to %dC\n",
1813 KELVIN_TO_CELSIUS(temp));
1814 }
1815
1816 priv->temperature = temp;
1817 set_bit(STATUS_TEMPERATURE, &priv->status);
1818
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001819 if (!priv->disable_tx_power_cal &&
1820 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1821 iwl4965_is_temp_calib_needed(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001822 queue_work(priv->workqueue, &priv->txpower_work);
1823}
1824
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001825/**
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001826 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1827 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001828static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001829 u16 txq_id)
1830{
1831 /* Simply stop the queue, but don't change any configuration;
1832 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001833 iwl_write_prph(priv,
Tomas Winkler12a81f62008-04-03 16:05:20 -07001834 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001835 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1836 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001837}
1838
1839/**
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001840 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001841 * priv->lock must be held by the caller
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001842 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001843static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1844 u16 ssn_idx, u8 tx_fifo)
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001845{
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001846 int ret = 0;
1847
Tomas Winkler9f17b312008-07-11 11:53:35 +08001848 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1849 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001850 IWL_WARN(priv,
1851 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001852 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1853 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001854 return -EINVAL;
1855 }
1856
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001857 ret = iwl_grab_nic_access(priv);
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001858 if (ret)
1859 return ret;
1860
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001861 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1862
Tomas Winkler12a81f62008-04-03 16:05:20 -07001863 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001864
1865 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1866 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1867 /* supposes that ssn_idx is valid (!= 0xFFF) */
1868 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1869
Tomas Winkler12a81f62008-04-03 16:05:20 -07001870 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Ron Rindjunsky36470742008-05-15 13:54:10 +08001871 iwl_txq_ctx_deactivate(priv, txq_id);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001872 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1873
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001874 iwl_release_nic_access(priv);
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001875
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001876 return 0;
1877}
1878
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001879/**
1880 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1881 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001882static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
Zhu Yib481de92007-09-25 17:54:57 -07001883 u16 txq_id)
1884{
1885 u32 tbl_dw_addr;
1886 u32 tbl_dw;
1887 u16 scd_q2ratid;
1888
Tomas Winkler30e553e2008-05-29 16:35:16 +08001889 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07001890
1891 tbl_dw_addr = priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001892 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
Zhu Yib481de92007-09-25 17:54:57 -07001893
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001894 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
Zhu Yib481de92007-09-25 17:54:57 -07001895
1896 if (txq_id & 0x1)
1897 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1898 else
1899 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1900
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001901 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
Zhu Yib481de92007-09-25 17:54:57 -07001902
1903 return 0;
1904}
1905
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001906
Zhu Yib481de92007-09-25 17:54:57 -07001907/**
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001908 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1909 *
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001910 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001911 * i.e. it must be one of the higher queues used for aggregation
Zhu Yib481de92007-09-25 17:54:57 -07001912 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001913static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1914 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
Zhu Yib481de92007-09-25 17:54:57 -07001915{
1916 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001917 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001918 u16 ra_tid;
1919
Tomas Winkler9f17b312008-07-11 11:53:35 +08001920 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1921 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001922 IWL_WARN(priv,
1923 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001924 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1925 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1926 return -EINVAL;
1927 }
Zhu Yib481de92007-09-25 17:54:57 -07001928
1929 ra_tid = BUILD_RAxTID(sta_id, tid);
1930
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001931 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001932 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Zhu Yib481de92007-09-25 17:54:57 -07001933
1934 spin_lock_irqsave(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001935 ret = iwl_grab_nic_access(priv);
1936 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -07001937 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001938 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001939 }
1940
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001941 /* Stop this Tx queue before configuring it */
Zhu Yib481de92007-09-25 17:54:57 -07001942 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1943
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001944 /* Map receiver-address / traffic-ID to this queue */
Zhu Yib481de92007-09-25 17:54:57 -07001945 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1946
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001947 /* Set this queue as a chain-building queue */
Tomas Winkler12a81f62008-04-03 16:05:20 -07001948 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001949
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001950 /* Place first TFD at index corresponding to start sequence number.
1951 * Assumes that ssn_idx is valid (!= 0xFFF) */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001952 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1953 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Zhu Yib481de92007-09-25 17:54:57 -07001954 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1955
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001956 /* Set up Tx window size and frame limit for this queue */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001957 iwl_write_targ_mem(priv,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001958 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1959 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1960 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001961
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001962 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001963 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1964 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1965 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001966
Tomas Winkler12a81f62008-04-03 16:05:20 -07001967 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001968
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001969 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Zhu Yib481de92007-09-25 17:54:57 -07001970 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1971
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001972 iwl_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001973 spin_unlock_irqrestore(&priv->lock, flags);
1974
1975 return 0;
1976}
1977
Tomas Winkler133636d2008-05-05 10:22:34 +08001978
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001979static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1980{
1981 switch (cmd_id) {
1982 case REPLY_RXON:
1983 return (u16) sizeof(struct iwl4965_rxon_cmd);
1984 default:
1985 return len;
1986 }
1987}
1988
Tomas Winkler133636d2008-05-05 10:22:34 +08001989static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1990{
1991 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1992 addsta->mode = cmd->mode;
1993 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1994 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1995 addsta->station_flags = cmd->station_flags;
1996 addsta->station_flags_msk = cmd->station_flags_msk;
1997 addsta->tid_disable_tx = cmd->tid_disable_tx;
1998 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1999 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2000 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -08002001 addsta->reserved1 = cpu_to_le16(0);
2002 addsta->reserved2 = cpu_to_le32(0);
Tomas Winkler133636d2008-05-05 10:22:34 +08002003
2004 return (u16)sizeof(struct iwl4965_addsta_cmd);
2005}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002006
Tomas Winklerf20217d2008-05-29 16:35:10 +08002007static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
2008{
Tomas Winkler25a65722008-06-12 09:47:07 +08002009 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002010}
2011
2012/**
Tomas Winklera96a27f2008-10-23 23:48:56 -07002013 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
Tomas Winklerf20217d2008-05-29 16:35:10 +08002014 */
2015static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
2016 struct iwl_ht_agg *agg,
Tomas Winkler25a65722008-06-12 09:47:07 +08002017 struct iwl4965_tx_resp *tx_resp,
2018 int txq_id, u16 start_idx)
Tomas Winklerf20217d2008-05-29 16:35:10 +08002019{
2020 u16 status;
Tomas Winkler25a65722008-06-12 09:47:07 +08002021 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002022 struct ieee80211_tx_info *info = NULL;
2023 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002024 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08002025 int i, sh, idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002026 u16 seq;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002027 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08002028 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002029
2030 agg->frame_count = tx_resp->frame_count;
2031 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002032 agg->rate_n_flags = rate_n_flags;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002033 agg->bitmap = 0;
2034
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002035 /* num frames attempted by Tx command */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002036 if (agg->frame_count == 1) {
2037 /* Only one frame was attempted; no block-ack will arrive */
2038 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08002039 idx = start_idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002040
2041 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08002042 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002043 agg->frame_count, agg->start_idx, idx);
2044
2045 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02002046 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002047 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08002048 info->flags |= iwl_is_tx_success(status) ?
Tomas Winklerf20217d2008-05-29 16:35:10 +08002049 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002050 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002051 /* FIXME: code repetition end */
2052
Tomas Winklere1623442009-01-27 14:27:56 -08002053 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002054 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08002055 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002056
2057 agg->wait_for_ba = 0;
2058 } else {
2059 /* Two or more frames were attempted; expect block-ack */
2060 u64 bitmap = 0;
2061 int start = agg->start_idx;
2062
2063 /* Construct bit-map of pending frames within Tx window */
2064 for (i = 0; i < agg->frame_count; i++) {
2065 u16 sc;
2066 status = le16_to_cpu(frame_status[i].status);
2067 seq = le16_to_cpu(frame_status[i].sequence);
2068 idx = SEQ_TO_INDEX(seq);
2069 txq_id = SEQ_TO_QUEUE(seq);
2070
2071 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2072 AGG_TX_STATE_ABORT_MSK))
2073 continue;
2074
Tomas Winklere1623442009-01-27 14:27:56 -08002075 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002076 agg->frame_count, txq_id, idx);
2077
2078 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
2079
2080 sc = le16_to_cpu(hdr->seq_ctrl);
2081 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002082 IWL_ERR(priv,
2083 "BUG_ON idx doesn't match seq control"
2084 " idx=%d, seq_idx=%d, seq=%d\n",
2085 idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002086 return -1;
2087 }
2088
Tomas Winklere1623442009-01-27 14:27:56 -08002089 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002090 i, idx, SEQ_TO_SN(sc));
2091
2092 sh = idx - start;
2093 if (sh > 64) {
2094 sh = (start - idx) + 0xff;
2095 bitmap = bitmap << sh;
2096 sh = 0;
2097 start = idx;
2098 } else if (sh < -64)
2099 sh = 0xff - (start - idx);
2100 else if (sh < 0) {
2101 sh = start - idx;
2102 start = idx;
2103 bitmap = bitmap << sh;
2104 sh = 0;
2105 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08002106 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08002107 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08002108 start, (unsigned long long)bitmap);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002109 }
2110
2111 agg->bitmap = bitmap;
2112 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08002113 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08002114 agg->frame_count, agg->start_idx,
2115 (unsigned long long)agg->bitmap);
2116
2117 if (bitmap)
2118 agg->wait_for_ba = 1;
2119 }
2120 return 0;
2121}
Tomas Winklerf20217d2008-05-29 16:35:10 +08002122
2123/**
2124 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2125 */
2126static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2127 struct iwl_rx_mem_buffer *rxb)
2128{
2129 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2130 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2131 int txq_id = SEQ_TO_QUEUE(sequence);
2132 int index = SEQ_TO_INDEX(sequence);
2133 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002134 struct ieee80211_hdr *hdr;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002135 struct ieee80211_tx_info *info;
2136 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Tomas Winkler25a65722008-06-12 09:47:07 +08002137 u32 status = le32_to_cpu(tx_resp->u.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002138 int tid = MAX_TID_COUNT;
2139 int sta_id;
2140 int freed;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002141 u8 *qc = NULL;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002142
2143 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002144 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002145 "is out of range [0-%d] %d %d\n", txq_id,
2146 index, txq->q.n_bd, txq->q.write_ptr,
2147 txq->q.read_ptr);
2148 return;
2149 }
2150
2151 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2152 memset(&info->status, 0, sizeof(info->status));
2153
Tomas Winklerf20217d2008-05-29 16:35:10 +08002154 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002155 if (ieee80211_is_data_qos(hdr->frame_control)) {
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002156 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002157 tid = qc[0] & 0xf;
2158 }
2159
2160 sta_id = iwl_get_ra_sta_id(priv, hdr);
2161 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002162 IWL_ERR(priv, "Station not known\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002163 return;
2164 }
2165
2166 if (txq->sched_retry) {
2167 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2168 struct iwl_ht_agg *agg = NULL;
2169
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002170 WARN_ON(!qc);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002171
2172 agg = &priv->stations[sta_id].tid[tid].agg;
2173
Tomas Winkler25a65722008-06-12 09:47:07 +08002174 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002175
Ron Rindjunsky32354272008-07-01 10:44:51 +03002176 /* check if BAR is needed */
2177 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2178 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002179
2180 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002181 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08002182 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002183 "%d index %d\n", scd_ssn , index);
Tomas Winkler17b88922008-05-29 16:35:12 +08002184 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002185 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2186
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002187 if (priv->mac80211_registered &&
2188 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2189 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002190 if (agg->state == IWL_AGG_OFF)
2191 ieee80211_wake_queue(priv->hw, txq_id);
2192 else
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002193 ieee80211_wake_queue(priv->hw,
2194 txq->swq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002195 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002196 }
2197 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002198 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002199 info->flags |= iwl_is_tx_success(status) ?
2200 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002201 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002202 le32_to_cpu(tx_resp->rate_n_flags),
2203 info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002204
Tomas Winklere1623442009-01-27 14:27:56 -08002205 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002206 "rate_n_flags 0x%x retries %d\n",
2207 txq_id,
2208 iwl_get_tx_fail_reason(status), status,
2209 le32_to_cpu(tx_resp->rate_n_flags),
2210 tx_resp->failure_frame);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002211
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002212 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklered7fafe2008-10-23 23:48:50 -07002213 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winklerf20217d2008-05-29 16:35:10 +08002214 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002215
2216 if (priv->mac80211_registered &&
2217 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Tomas Winklerf20217d2008-05-29 16:35:10 +08002218 ieee80211_wake_queue(priv->hw, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002219 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002220
Tomas Winklered7fafe2008-10-23 23:48:50 -07002221 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002222 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2223
Tomas Winklerf20217d2008-05-29 16:35:10 +08002224 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08002225 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002226}
2227
Tomas Winklercaab8f12008-08-04 16:00:42 +08002228static int iwl4965_calc_rssi(struct iwl_priv *priv,
2229 struct iwl_rx_phy_res *rx_resp)
2230{
2231 /* data from PHY/DSP regarding signal strength, etc.,
2232 * contents are always there, not configurable by host. */
2233 struct iwl4965_rx_non_cfg_phy *ncphy =
2234 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2235 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2236 >> IWL49_AGC_DB_POS;
2237
2238 u32 valid_antennae =
2239 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2240 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2241 u8 max_rssi = 0;
2242 u32 i;
2243
2244 /* Find max rssi among 3 possible receivers.
2245 * These values are measured by the digital signal processor (DSP).
2246 * They should stay fairly constant even as the signal strength varies,
2247 * if the radio's automatic gain control (AGC) is working right.
2248 * AGC value (see below) will provide the "interesting" info. */
2249 for (i = 0; i < 3; i++)
2250 if (valid_antennae & (1 << i))
2251 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2252
Tomas Winklere1623442009-01-27 14:27:56 -08002253 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08002254 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2255 max_rssi, agc);
2256
2257 /* dBm = max_rssi dB - agc dB - constant.
2258 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08002259 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08002260}
2261
Tomas Winklerf20217d2008-05-29 16:35:10 +08002262
Zhu Yib481de92007-09-25 17:54:57 -07002263/* Set up 4965-specific Rx frame reply handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002264static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002265{
2266 /* Legacy Rx frames */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08002267 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
Ron Rindjunsky37a44212008-05-29 16:35:18 +08002268 /* Tx response */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002269 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002270}
2271
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002272static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002273{
2274 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002275}
2276
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002277static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002278{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002279 cancel_work_sync(&priv->txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002280}
2281
Tomas Winkler3c424c22008-04-15 16:01:42 -07002282
2283static struct iwl_hcmd_ops iwl4965_hcmd = {
Tomas Winkler7e8c5192008-04-15 16:01:43 -07002284 .rxon_assoc = iwl4965_send_rxon_assoc,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002285};
2286
Tomas Winkler857485c2008-03-21 13:53:44 -07002287static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002288 .get_hcmd_size = iwl4965_get_hcmd_size,
Tomas Winkler133636d2008-05-05 10:22:34 +08002289 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -07002290 .chain_noise_reset = iwl4965_chain_noise_reset,
2291 .gain_computation = iwl4965_gain_computation,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08002292 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08002293 .calc_rssi = iwl4965_calc_rssi,
Tomas Winkler857485c2008-03-21 13:53:44 -07002294};
2295
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002296static struct iwl_lib_ops iwl4965_lib = {
Tomas Winkler5425e492008-04-15 16:01:38 -07002297 .set_hw_params = iwl4965_hw_set_hw_params,
Tomas Winklere2a722e2008-04-14 21:16:10 -07002298 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08002299 .txq_set_sched = iwl4965_txq_set_sched,
Tomas Winkler30e553e2008-05-29 16:35:16 +08002300 .txq_agg_enable = iwl4965_txq_agg_enable,
2301 .txq_agg_disable = iwl4965_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002302 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
2303 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08002304 .txq_init = iwl_hw_tx_queue_init,
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002305 .rx_handler_setup = iwl4965_rx_handler_setup,
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002306 .setup_deferred_work = iwl4965_setup_deferred_work,
2307 .cancel_deferred_work = iwl4965_cancel_deferred_work,
Tomas Winkler57aab752008-04-14 21:16:03 -07002308 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2309 .alive_notify = iwl4965_alive_notify,
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002310 .init_alive_start = iwl4965_init_alive_start,
Tomas Winkler57aab752008-04-14 21:16:03 -07002311 .load_ucode = iwl4965_load_bsm,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002312 .apm_ops = {
Tomas Winkler91238712008-04-23 17:14:53 -07002313 .init = iwl4965_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08002314 .reset = iwl4965_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08002315 .stop = iwl4965_apm_stop,
Tomas Winkler694cc562008-04-24 11:55:22 -07002316 .config = iwl4965_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002317 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002318 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002319 .eeprom_ops = {
Tomas Winkler073d3f52008-04-21 15:41:52 -07002320 .regulatory_bands = {
2321 EEPROM_REGULATORY_BAND_1_CHANNELS,
2322 EEPROM_REGULATORY_BAND_2_CHANNELS,
2323 EEPROM_REGULATORY_BAND_3_CHANNELS,
2324 EEPROM_REGULATORY_BAND_4_CHANNELS,
2325 EEPROM_REGULATORY_BAND_5_CHANNELS,
2326 EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
2327 EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
2328 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002329 .verify_signature = iwlcore_eeprom_verify_signature,
2330 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2331 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002332 .calib_version = iwl4965_eeprom_calib_version,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002333 .query_addr = iwlcore_eeprom_query_addr,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002334 },
Tomas Winkler630fe9b2008-06-12 09:47:08 +08002335 .send_tx_power = iwl4965_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002336 .update_chain_flags = iwl_update_chain_flags,
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08002337 .temperature = iwl4965_temperature_calib,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002338};
2339
2340static struct iwl_ops iwl4965_ops = {
2341 .lib = &iwl4965_lib,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002342 .hcmd = &iwl4965_hcmd,
Tomas Winkler857485c2008-03-21 13:53:44 -07002343 .utils = &iwl4965_hcmd_utils,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002344};
2345
Ron Rindjunskyfed90172008-04-15 16:01:41 -07002346struct iwl_cfg iwl4965_agn_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002347 .name = "4965AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002348 .fw_name_pre = IWL4965_FW_PRE,
2349 .ucode_api_max = IWL4965_UCODE_API_MAX,
2350 .ucode_api_min = IWL4965_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002351 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002352 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002353 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2354 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002355 .ops = &iwl4965_ops,
Assaf Krauss1ea87392008-03-18 14:57:50 -07002356 .mod_params = &iwl4965_mod_params,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002357};
2358
Tomas Winklerd16dc482008-07-11 11:53:38 +08002359/* Module firmware */
Reinette Chatrea0987a82008-12-02 12:14:06 -08002360MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
Tomas Winklerd16dc482008-07-11 11:53:38 +08002361
Assaf Krauss1ea87392008-03-18 14:57:50 -07002362module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2363MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
2364module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
2365MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
Emmanuel Grumbachfcc76c62008-04-15 16:01:47 -07002366module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
Niels de Vos61a2d072008-07-31 00:07:23 -07002367MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
Wu, Fengguang95aa1942008-12-17 16:52:30 +08002368module_param_named(debug, iwl4965_mod_params.debug, uint, 0444);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002369MODULE_PARM_DESC(debug, "debug output mask");
2370module_param_named(
2371 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2372MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2373
2374module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2375MODULE_PARM_DESC(queues_num, "number of hw queues.");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002376/* 11n */
2377module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2378MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002379module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2380MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002381
Ester Kummer3a1081e2008-05-06 11:05:14 +08002382module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2383MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");