blob: 7b9acb3667eff292958019e585c4f3f06799cead [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Eliezer Tamirf1410642008-02-28 11:51:50 -08003 * Copyright (c) 2007-2008 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10
Eliezer Tamirf1410642008-02-28 11:51:50 -080011#define PORT_0 0
12#define PORT_1 1
13#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020014
15/****************************************************************************
16 * Shared HW configuration *
17 ****************************************************************************/
18struct shared_hw_cfg { /* NVRAM Offset */
19 /* Up to 16 bytes of NULL-terminated string */
20 u8 part_num[16]; /* 0x104 */
21
22 u32 config; /* 0x114 */
23#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
24#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
25#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
26#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
27#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
28
29#define SHARED_HW_CFG_PORT_SWAP 0x00000004
30
31#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
32
33#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
34#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
35 /* Whatever MFW found in NVM
36 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
37#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
38#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
39#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
40#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
41 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
42 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
43#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
44 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
45 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
46#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
47 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
48 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
49#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
50
51#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
52#define SHARED_HW_CFG_LED_MODE_SHIFT 16
53#define SHARED_HW_CFG_LED_MAC1 0x00000000
54#define SHARED_HW_CFG_LED_PHY1 0x00010000
55#define SHARED_HW_CFG_LED_PHY2 0x00020000
56#define SHARED_HW_CFG_LED_PHY3 0x00030000
57#define SHARED_HW_CFG_LED_MAC2 0x00040000
58#define SHARED_HW_CFG_LED_PHY4 0x00050000
59#define SHARED_HW_CFG_LED_PHY5 0x00060000
60#define SHARED_HW_CFG_LED_PHY6 0x00070000
61#define SHARED_HW_CFG_LED_MAC3 0x00080000
62#define SHARED_HW_CFG_LED_PHY7 0x00090000
63#define SHARED_HW_CFG_LED_PHY9 0x000a0000
64#define SHARED_HW_CFG_LED_PHY11 0x000b0000
65#define SHARED_HW_CFG_LED_MAC4 0x000c0000
66#define SHARED_HW_CFG_LED_PHY8 0x000d0000
67
68#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
69#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
70#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
71#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
72#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
73#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
74#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
75#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
76
77 u32 config2; /* 0x118 */
78 /* one time auto detect grace period (in sec) */
79#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
80#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
81
82#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
83
84 /* The default value for the core clock is 250MHz and it is
85 achieved by setting the clock change to 4 */
86#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
87#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
88
89#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
90#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
91
Eliezer Tamirf1410642008-02-28 11:51:50 -080092#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093
94 u32 power_dissipated; /* 0x11c */
95#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
96#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
97
98#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
99#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
100#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
101#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
102#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
103#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
104
105 u32 ump_nc_si_config; /* 0x120 */
106#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
107#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
108#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
109#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
110#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
111#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
112
113#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
114#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
115
116#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
117#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
118#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
119#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
120
121 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000122#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
124
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000125#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
126#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
127
128#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
129#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131 u32 reserved; /* 0x128 */
132
133};
134
Eliezer Tamirf1410642008-02-28 11:51:50 -0800135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136/****************************************************************************
137 * Port HW configuration *
138 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800139struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141 u32 pci_id;
142#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
143#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
144
145 u32 pci_sub_id;
146#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
147#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
148
149 u32 power_dissipated;
150#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
151#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
152#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
153#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
154#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
155#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
156#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
157#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
158
159 u32 power_consumed;
160#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
161#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
162#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
163#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
164#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
165#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
166#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
167#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
168
169 u32 mac_upper;
170#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
171#define PORT_HW_CFG_UPPERMAC_SHIFT 0
172 u32 mac_lower;
173
174 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
175 u32 iscsi_mac_lower;
176
177 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
178 u32 rdma_mac_lower;
179
180 u32 serdes_config;
181 /* for external PHY, or forced mode or during AN */
182#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
183#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 16
184
185#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0x0000ffff
186#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 0
187
188 u16 serdes_tx_driver_pre_emphasis[16];
189 u16 serdes_rx_driver_equalizer[16];
190
191 u32 xgxs_config_lane0;
192 u32 xgxs_config_lane1;
193 u32 xgxs_config_lane2;
194 u32 xgxs_config_lane3;
195 /* for external PHY, or forced mode or during AN */
196#define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_MASK 0xffff0000
197#define PORT_HW_CFG_XGXS_TX_DRV_PRE_EMPHASIS_SHIFT 16
198
199#define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_MASK 0x0000ffff
200#define PORT_HW_CFG_XGXS_RX_DRV_EQUALIZER_SHIFT 0
201
202 u16 xgxs_tx_driver_pre_emphasis_lane0[16];
203 u16 xgxs_tx_driver_pre_emphasis_lane1[16];
204 u16 xgxs_tx_driver_pre_emphasis_lane2[16];
205 u16 xgxs_tx_driver_pre_emphasis_lane3[16];
206
207 u16 xgxs_rx_driver_equalizer_lane0[16];
208 u16 xgxs_rx_driver_equalizer_lane1[16];
209 u16 xgxs_rx_driver_equalizer_lane2[16];
210 u16 xgxs_rx_driver_equalizer_lane3[16];
211
212 u32 lane_config;
213#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
214#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
215#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
216#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
217#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
218#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
219#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
220#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
221 /* AN and forced */
222#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
223 /* forced only */
224#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
225 /* forced only */
226#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
227 /* forced only */
228#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
229
230 u32 external_phy_config;
231#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
232#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
233#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
234#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
235#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
236
237#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
238#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
239
240#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
241#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
242#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
243#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
244#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
245#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
246#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
247#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000248#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800250#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
251#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
253
254#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
255#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
256
257 u32 speed_capability_mask;
258#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
259#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
260#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
261#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
262#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
263#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
264#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
265#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
266#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
267#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
268#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
269#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
270#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
271#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
272#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
273
274#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
275#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
276#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
277#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
278#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
279#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
280#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
281#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
282#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
283#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
284#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
285#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
286#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
287#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
288#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
289
290 u32 reserved[2];
291
292};
293
Eliezer Tamirf1410642008-02-28 11:51:50 -0800294
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200295/****************************************************************************
296 * Shared Feature configuration *
297 ****************************************************************************/
298struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800299
300 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000302
303 /* Use the values from options 47 and 48 instead of the HW default
304 values */
305#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
306#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
307
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700308#define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309
310};
311
312
313/****************************************************************************
314 * Port Feature configuration *
315 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800316struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
317
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318 u32 config;
319#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
320#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
321#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
322#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
323#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
324#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
325#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
326#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
327#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
328#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
329#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
330#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
331#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
332#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
333#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
334#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
335#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
336#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
337#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
338#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
339#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
340#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
341#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
342#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
343#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
344#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
345#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
346#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
347#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
348#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
349#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
350#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
351#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
352#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
353#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
354#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
355#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
356#define PORT_FEATURE_EN_SIZE_SHIFT 24
357#define PORT_FEATURE_WOL_ENABLED 0x01000000
358#define PORT_FEATURE_MBA_ENABLED 0x02000000
359#define PORT_FEATURE_MFW_ENABLED 0x04000000
360
Eilon Greenstein589abe32009-02-12 08:36:55 +0000361 /* Check the optic vendor via i2c before allowing it to be used by
362 SW */
363#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLED 0x00000000
364#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED 0x08000000
365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200366 u32 wol_config;
367 /* Default is used when driver sets to "auto" mode */
368#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
369#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
370#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
371#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
372#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
373#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
374#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
375#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
376#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
377
378 u32 mba_config;
379#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
380#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
381#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
382#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
383#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
384#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
385#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
386#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
387#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
388#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
389#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
390#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
391#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
392#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
393#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
394#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
395#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
396#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
397#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
398#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
399#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
400#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
401#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
402#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
403#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
404#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
405#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
406#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
407#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
408#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
409#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
410#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
411#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
412#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
413#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
414#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
415#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
416#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
417#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
418#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
419#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
420#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
421#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
422#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
423#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
424#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
425#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
426#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
427#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
428#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
429#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
430#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
431#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
432#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
433
434 u32 bmc_config;
435#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
436#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
437
438 u32 mba_vlan_cfg;
439#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
440#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
441#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
442
443 u32 resource_cfg;
444#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
445#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
446#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
447#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
448#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
449
450 u32 smbus_config;
451 /* Obsolete */
452#define PORT_FEATURE_SMBUS_EN 0x00000001
453#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
454#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
455
Eliezer Tamirf1410642008-02-28 11:51:50 -0800456 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200457
458 u32 link_config; /* Used as HW defaults for the driver */
459#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
460#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
461 /* (forced) low speed switch (< 10G) */
462#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
463 /* (forced) high speed switch (>= 10G) */
464#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
465#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
466#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
467
468#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
469#define PORT_FEATURE_LINK_SPEED_SHIFT 16
470#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
471#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
472#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
473#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
474#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
475#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
476#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
477#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
478#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
479#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
480#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
481#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
482#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
483#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
484#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
485
486#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
487#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
488#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
489#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
490#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
491#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
492#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
493
494 /* The default for MCP link configuration,
495 uses the same defines as link_config */
496 u32 mfw_wol_link_cfg;
497
498 u32 reserved[19];
499
500};
501
502
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700503/****************************************************************************
504 * Device Information *
505 ****************************************************************************/
506struct dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800507
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700508 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800509
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700510 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800513
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700514 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800515
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700516 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800517
518};
519
520
521#define FUNC_0 0
522#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700523#define FUNC_2 2
524#define FUNC_3 3
525#define FUNC_4 4
526#define FUNC_5 5
527#define FUNC_6 6
528#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800529#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700530#define E1H_FUNC_MAX 8
531
532#define VN_0 0
533#define VN_1 1
534#define VN_2 2
535#define VN_3 3
536#define E1VN_MAX 1
537#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800538
539
540/* This value (in milliseconds) determines the frequency of the driver
541 * issuing the PULSE message code. The firmware monitors this periodic
542 * pulse to determine when to switch to an OS-absent mode. */
543#define DRV_PULSE_PERIOD_MS 250
544
545/* This value (in milliseconds) determines how long the driver should
546 * wait for an acknowledgement from the firmware before timing out. Once
547 * the firmware has timed out, the driver will assume there is no firmware
548 * running and there won't be any firmware-driver synchronization during a
549 * driver reset. */
550#define FW_ACK_TIME_OUT_MS 5000
551
552#define FW_ACK_POLL_TIME_MS 1
553
554#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
555
556/* LED Blink rate that will achieve ~15.9Hz */
557#define LED_BLINK_RATE_VAL 480
558
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200559/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800560 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200561 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800562struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200563
Eliezer Tamirf1410642008-02-28 11:51:50 -0800564 u32 link_status;
565 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566
Eliezer Tamirf1410642008-02-28 11:51:50 -0800567#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
568#define LINK_STATUS_LINK_UP 0x00000001
569#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
570#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
571#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
572#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
573#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
574#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
575#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
576#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
577#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
578#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
579#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
580#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
581#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
582#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
583#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
584#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
585#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
586#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
587#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
588#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
589#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
590#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
591#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
592#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
593#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200594
Eliezer Tamirf1410642008-02-28 11:51:50 -0800595#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
596#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597
Eliezer Tamirf1410642008-02-28 11:51:50 -0800598#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
599#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
600#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601
Eliezer Tamirf1410642008-02-28 11:51:50 -0800602#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
603#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
604#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
605#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
606#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
607#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
608#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
609
610#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
611#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
612
613#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
614#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
615
616#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
617#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
618#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
619#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
620#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
621
622#define LINK_STATUS_SERDES_LINK 0x00100000
623
624#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
625#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
626#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
627#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
628#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
629#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
630#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
631#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
632
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700633 u32 port_stx;
634
Eilon Greensteinde832a52009-02-12 08:36:33 +0000635 u32 stat_nig_timer;
636
Eliezer Tamirf1410642008-02-28 11:51:50 -0800637
638};
639
640
641struct drv_func_mb {
642
643 u32 drv_mb_header;
644#define DRV_MSG_CODE_MASK 0xffff0000
645#define DRV_MSG_CODE_LOAD_REQ 0x10000000
646#define DRV_MSG_CODE_LOAD_DONE 0x11000000
647#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
648#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
649#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
650#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
651#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
652#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
653#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
654#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
655#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
656#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
657#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
658
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
660#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
661#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
662#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
663
Eliezer Tamirf1410642008-02-28 11:51:50 -0800664#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
665
666 u32 drv_mb_param;
667
668 u32 fw_mb_header;
669#define FW_MSG_CODE_MASK 0xffff0000
670#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
671#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
672#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
673#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
674#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
675#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
676#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
677#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
678#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
679#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
680#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
681#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
682#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
683#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
684#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
685#define FW_MSG_CODE_NO_KEY 0x80f00000
686#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
687#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
688#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
689#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
690#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
691#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
692
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700693#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
694#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
695#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
696#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
697
Eliezer Tamirf1410642008-02-28 11:51:50 -0800698#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
699
700 u32 fw_mb_param;
701
702 u32 drv_pulse_mb;
703#define DRV_PULSE_SEQ_MASK 0x00007fff
704#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
705 /* The system time is in the format of
706 * (year-2001)*12*32 + month*32 + day. */
707#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
708 /* Indicate to the firmware not to go into the
709 * OS-absent when it is not getting driver pulse.
710 * This is used for debugging as well for PXE(MBA). */
711
712 u32 mcp_pulse_mb;
713#define MCP_PULSE_SEQ_MASK 0x00007fff
714#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
715 /* Indicates to the driver not to assert due to lack
716 * of MCP response */
717#define MCP_EVENT_MASK 0xffff0000
718#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
719
720 u32 iscsi_boot_signature;
721 u32 iscsi_boot_block_offset;
722
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700723 u32 drv_status;
724#define DRV_STATUS_PMF 0x00000001
725
726 u32 virt_mac_upper;
727#define VIRT_MAC_SIGN_MASK 0xffff0000
728#define VIRT_MAC_SIGNATURE 0x564d0000
729 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200730
731};
732
733
734/****************************************************************************
735 * Management firmware state *
736 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800737/* Allocate 440 bytes for management firmware */
738#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739
740struct mgmtfw_state {
741 u32 opaque[MGMTFW_STATE_WORD_SIZE];
742};
743
744
745/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746 * Multi-Function configuration *
747 ****************************************************************************/
748struct shared_mf_cfg {
749
750 u32 clp_mb;
751#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
752 /* set by CLP */
753#define SHARED_MF_CLP_EXIT 0x00000001
754 /* set by MCP */
755#define SHARED_MF_CLP_EXIT_DONE 0x00010000
756
757};
758
759struct port_mf_cfg {
760
761 u32 dynamic_cfg; /* device control channel */
762#define PORT_MF_CFG_OUTER_VLAN_TAG_MASK 0x0000ffff
763#define PORT_MF_CFG_OUTER_VLAN_TAG_SHIFT 0
764#define PORT_MF_CFG_DYNAMIC_CFG_ENABLED 0x00010000
765#define PORT_MF_CFG_DYNAMIC_CFG_DEFAULT 0x00000000
766
767 u32 reserved[3];
768
769};
770
771struct func_mf_cfg {
772
773 u32 config;
774 /* E/R/I/D */
775 /* function 0 of each port cannot be hidden */
776#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
777
778#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
779#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
780#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
781#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
782#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
783 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
784
785#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
786
787 /* PRI */
788 /* 0 - low priority, 3 - high priority */
789#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
790#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
791#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
792
793 /* MINBW, MAXBW */
794 /* value range - 0..100, increments in 100Mbps */
795#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
796#define FUNC_MF_CFG_MIN_BW_SHIFT 16
797#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
798#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
799#define FUNC_MF_CFG_MAX_BW_SHIFT 24
800#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
801
802 u32 mac_upper; /* MAC */
803#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
804#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
805#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
806 u32 mac_lower;
807#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
808
809 u32 e1hov_tag; /* VNI */
810#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
811#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
812#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
813
814 u32 reserved[2];
815
816};
817
818struct mf_cfg {
819
820 struct shared_mf_cfg shared_mf_config;
821 struct port_mf_cfg port_mf_config[PORT_MAX];
822#if defined(b710)
823 struct func_mf_cfg func_mf_config[E1_FUNC_MAX];
824#else
825 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
826#endif
827
828};
829
830
831/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200832 * Shared Memory Region *
833 ****************************************************************************/
834struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800835
836 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
837#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
838#define SHR_MEM_FORMAT_REV_MASK 0xff000000
839 /* validity bits */
840#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
841#define SHR_MEM_VALIDITY_MB 0x00200000
842#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
843#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844 /* One licensing bit should be set */
845#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
846#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
847#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
848#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -0800849 /* Active MFW */
850#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
851#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
852#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
853#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
854#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
855#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200856
Eliezer Tamirf1410642008-02-28 11:51:50 -0800857 struct dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858
Eliezer Tamirf1410642008-02-28 11:51:50 -0800859 u8 reserved[52*PORT_MAX];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200860
861 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800862 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
863 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864
Eliezer Tamirf1410642008-02-28 11:51:50 -0800865 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700866 struct drv_func_mb func_mb[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700867
868 struct mf_cfg mf_cfg;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800869
870}; /* 0x6dc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871
872
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700873struct emac_stats {
874 u32 rx_stat_ifhcinoctets;
875 u32 rx_stat_ifhcinbadoctets;
876 u32 rx_stat_etherstatsfragments;
877 u32 rx_stat_ifhcinucastpkts;
878 u32 rx_stat_ifhcinmulticastpkts;
879 u32 rx_stat_ifhcinbroadcastpkts;
880 u32 rx_stat_dot3statsfcserrors;
881 u32 rx_stat_dot3statsalignmenterrors;
882 u32 rx_stat_dot3statscarriersenseerrors;
883 u32 rx_stat_xonpauseframesreceived;
884 u32 rx_stat_xoffpauseframesreceived;
885 u32 rx_stat_maccontrolframesreceived;
886 u32 rx_stat_xoffstateentered;
887 u32 rx_stat_dot3statsframestoolong;
888 u32 rx_stat_etherstatsjabbers;
889 u32 rx_stat_etherstatsundersizepkts;
890 u32 rx_stat_etherstatspkts64octets;
891 u32 rx_stat_etherstatspkts65octetsto127octets;
892 u32 rx_stat_etherstatspkts128octetsto255octets;
893 u32 rx_stat_etherstatspkts256octetsto511octets;
894 u32 rx_stat_etherstatspkts512octetsto1023octets;
895 u32 rx_stat_etherstatspkts1024octetsto1522octets;
896 u32 rx_stat_etherstatspktsover1522octets;
897
898 u32 rx_stat_falsecarriererrors;
899
900 u32 tx_stat_ifhcoutoctets;
901 u32 tx_stat_ifhcoutbadoctets;
902 u32 tx_stat_etherstatscollisions;
903 u32 tx_stat_outxonsent;
904 u32 tx_stat_outxoffsent;
905 u32 tx_stat_flowcontroldone;
906 u32 tx_stat_dot3statssinglecollisionframes;
907 u32 tx_stat_dot3statsmultiplecollisionframes;
908 u32 tx_stat_dot3statsdeferredtransmissions;
909 u32 tx_stat_dot3statsexcessivecollisions;
910 u32 tx_stat_dot3statslatecollisions;
911 u32 tx_stat_ifhcoutucastpkts;
912 u32 tx_stat_ifhcoutmulticastpkts;
913 u32 tx_stat_ifhcoutbroadcastpkts;
914 u32 tx_stat_etherstatspkts64octets;
915 u32 tx_stat_etherstatspkts65octetsto127octets;
916 u32 tx_stat_etherstatspkts128octetsto255octets;
917 u32 tx_stat_etherstatspkts256octetsto511octets;
918 u32 tx_stat_etherstatspkts512octetsto1023octets;
919 u32 tx_stat_etherstatspkts1024octetsto1522octets;
920 u32 tx_stat_etherstatspktsover1522octets;
921 u32 tx_stat_dot3statsinternalmactransmiterrors;
922};
923
924
925struct bmac_stats {
926 u32 tx_stat_gtpkt_lo;
927 u32 tx_stat_gtpkt_hi;
928 u32 tx_stat_gtxpf_lo;
929 u32 tx_stat_gtxpf_hi;
930 u32 tx_stat_gtfcs_lo;
931 u32 tx_stat_gtfcs_hi;
932 u32 tx_stat_gtmca_lo;
933 u32 tx_stat_gtmca_hi;
934 u32 tx_stat_gtbca_lo;
935 u32 tx_stat_gtbca_hi;
936 u32 tx_stat_gtfrg_lo;
937 u32 tx_stat_gtfrg_hi;
938 u32 tx_stat_gtovr_lo;
939 u32 tx_stat_gtovr_hi;
940 u32 tx_stat_gt64_lo;
941 u32 tx_stat_gt64_hi;
942 u32 tx_stat_gt127_lo;
943 u32 tx_stat_gt127_hi;
944 u32 tx_stat_gt255_lo;
945 u32 tx_stat_gt255_hi;
946 u32 tx_stat_gt511_lo;
947 u32 tx_stat_gt511_hi;
948 u32 tx_stat_gt1023_lo;
949 u32 tx_stat_gt1023_hi;
950 u32 tx_stat_gt1518_lo;
951 u32 tx_stat_gt1518_hi;
952 u32 tx_stat_gt2047_lo;
953 u32 tx_stat_gt2047_hi;
954 u32 tx_stat_gt4095_lo;
955 u32 tx_stat_gt4095_hi;
956 u32 tx_stat_gt9216_lo;
957 u32 tx_stat_gt9216_hi;
958 u32 tx_stat_gt16383_lo;
959 u32 tx_stat_gt16383_hi;
960 u32 tx_stat_gtmax_lo;
961 u32 tx_stat_gtmax_hi;
962 u32 tx_stat_gtufl_lo;
963 u32 tx_stat_gtufl_hi;
964 u32 tx_stat_gterr_lo;
965 u32 tx_stat_gterr_hi;
966 u32 tx_stat_gtbyt_lo;
967 u32 tx_stat_gtbyt_hi;
968
969 u32 rx_stat_gr64_lo;
970 u32 rx_stat_gr64_hi;
971 u32 rx_stat_gr127_lo;
972 u32 rx_stat_gr127_hi;
973 u32 rx_stat_gr255_lo;
974 u32 rx_stat_gr255_hi;
975 u32 rx_stat_gr511_lo;
976 u32 rx_stat_gr511_hi;
977 u32 rx_stat_gr1023_lo;
978 u32 rx_stat_gr1023_hi;
979 u32 rx_stat_gr1518_lo;
980 u32 rx_stat_gr1518_hi;
981 u32 rx_stat_gr2047_lo;
982 u32 rx_stat_gr2047_hi;
983 u32 rx_stat_gr4095_lo;
984 u32 rx_stat_gr4095_hi;
985 u32 rx_stat_gr9216_lo;
986 u32 rx_stat_gr9216_hi;
987 u32 rx_stat_gr16383_lo;
988 u32 rx_stat_gr16383_hi;
989 u32 rx_stat_grmax_lo;
990 u32 rx_stat_grmax_hi;
991 u32 rx_stat_grpkt_lo;
992 u32 rx_stat_grpkt_hi;
993 u32 rx_stat_grfcs_lo;
994 u32 rx_stat_grfcs_hi;
995 u32 rx_stat_grmca_lo;
996 u32 rx_stat_grmca_hi;
997 u32 rx_stat_grbca_lo;
998 u32 rx_stat_grbca_hi;
999 u32 rx_stat_grxcf_lo;
1000 u32 rx_stat_grxcf_hi;
1001 u32 rx_stat_grxpf_lo;
1002 u32 rx_stat_grxpf_hi;
1003 u32 rx_stat_grxuo_lo;
1004 u32 rx_stat_grxuo_hi;
1005 u32 rx_stat_grjbr_lo;
1006 u32 rx_stat_grjbr_hi;
1007 u32 rx_stat_grovr_lo;
1008 u32 rx_stat_grovr_hi;
1009 u32 rx_stat_grflr_lo;
1010 u32 rx_stat_grflr_hi;
1011 u32 rx_stat_grmeg_lo;
1012 u32 rx_stat_grmeg_hi;
1013 u32 rx_stat_grmeb_lo;
1014 u32 rx_stat_grmeb_hi;
1015 u32 rx_stat_grbyt_lo;
1016 u32 rx_stat_grbyt_hi;
1017 u32 rx_stat_grund_lo;
1018 u32 rx_stat_grund_hi;
1019 u32 rx_stat_grfrg_lo;
1020 u32 rx_stat_grfrg_hi;
1021 u32 rx_stat_grerb_lo;
1022 u32 rx_stat_grerb_hi;
1023 u32 rx_stat_grfre_lo;
1024 u32 rx_stat_grfre_hi;
1025 u32 rx_stat_gripj_lo;
1026 u32 rx_stat_gripj_hi;
1027};
1028
1029
1030union mac_stats {
1031 struct emac_stats emac_stats;
1032 struct bmac_stats bmac_stats;
1033};
1034
1035
1036struct mac_stx {
1037 /* in_bad_octets */
1038 u32 rx_stat_ifhcinbadoctets_hi;
1039 u32 rx_stat_ifhcinbadoctets_lo;
1040
1041 /* out_bad_octets */
1042 u32 tx_stat_ifhcoutbadoctets_hi;
1043 u32 tx_stat_ifhcoutbadoctets_lo;
1044
1045 /* crc_receive_errors */
1046 u32 rx_stat_dot3statsfcserrors_hi;
1047 u32 rx_stat_dot3statsfcserrors_lo;
1048 /* alignment_errors */
1049 u32 rx_stat_dot3statsalignmenterrors_hi;
1050 u32 rx_stat_dot3statsalignmenterrors_lo;
1051 /* carrier_sense_errors */
1052 u32 rx_stat_dot3statscarriersenseerrors_hi;
1053 u32 rx_stat_dot3statscarriersenseerrors_lo;
1054 /* false_carrier_detections */
1055 u32 rx_stat_falsecarriererrors_hi;
1056 u32 rx_stat_falsecarriererrors_lo;
1057
1058 /* runt_packets_received */
1059 u32 rx_stat_etherstatsundersizepkts_hi;
1060 u32 rx_stat_etherstatsundersizepkts_lo;
1061 /* jabber_packets_received */
1062 u32 rx_stat_dot3statsframestoolong_hi;
1063 u32 rx_stat_dot3statsframestoolong_lo;
1064
1065 /* error_runt_packets_received */
1066 u32 rx_stat_etherstatsfragments_hi;
1067 u32 rx_stat_etherstatsfragments_lo;
1068 /* error_jabber_packets_received */
1069 u32 rx_stat_etherstatsjabbers_hi;
1070 u32 rx_stat_etherstatsjabbers_lo;
1071
1072 /* control_frames_received */
1073 u32 rx_stat_maccontrolframesreceived_hi;
1074 u32 rx_stat_maccontrolframesreceived_lo;
1075 u32 rx_stat_bmac_xpf_hi;
1076 u32 rx_stat_bmac_xpf_lo;
1077 u32 rx_stat_bmac_xcf_hi;
1078 u32 rx_stat_bmac_xcf_lo;
1079
1080 /* xoff_state_entered */
1081 u32 rx_stat_xoffstateentered_hi;
1082 u32 rx_stat_xoffstateentered_lo;
1083 /* pause_xon_frames_received */
1084 u32 rx_stat_xonpauseframesreceived_hi;
1085 u32 rx_stat_xonpauseframesreceived_lo;
1086 /* pause_xoff_frames_received */
1087 u32 rx_stat_xoffpauseframesreceived_hi;
1088 u32 rx_stat_xoffpauseframesreceived_lo;
1089 /* pause_xon_frames_transmitted */
1090 u32 tx_stat_outxonsent_hi;
1091 u32 tx_stat_outxonsent_lo;
1092 /* pause_xoff_frames_transmitted */
1093 u32 tx_stat_outxoffsent_hi;
1094 u32 tx_stat_outxoffsent_lo;
1095 /* flow_control_done */
1096 u32 tx_stat_flowcontroldone_hi;
1097 u32 tx_stat_flowcontroldone_lo;
1098
1099 /* ether_stats_collisions */
1100 u32 tx_stat_etherstatscollisions_hi;
1101 u32 tx_stat_etherstatscollisions_lo;
1102 /* single_collision_transmit_frames */
1103 u32 tx_stat_dot3statssinglecollisionframes_hi;
1104 u32 tx_stat_dot3statssinglecollisionframes_lo;
1105 /* multiple_collision_transmit_frames */
1106 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1107 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1108 /* deferred_transmissions */
1109 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1110 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1111 /* excessive_collision_frames */
1112 u32 tx_stat_dot3statsexcessivecollisions_hi;
1113 u32 tx_stat_dot3statsexcessivecollisions_lo;
1114 /* late_collision_frames */
1115 u32 tx_stat_dot3statslatecollisions_hi;
1116 u32 tx_stat_dot3statslatecollisions_lo;
1117
1118 /* frames_transmitted_64_bytes */
1119 u32 tx_stat_etherstatspkts64octets_hi;
1120 u32 tx_stat_etherstatspkts64octets_lo;
1121 /* frames_transmitted_65_127_bytes */
1122 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1123 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1124 /* frames_transmitted_128_255_bytes */
1125 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1126 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1127 /* frames_transmitted_256_511_bytes */
1128 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1129 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1130 /* frames_transmitted_512_1023_bytes */
1131 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1132 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1133 /* frames_transmitted_1024_1522_bytes */
1134 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1135 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1136 /* frames_transmitted_1523_9022_bytes */
1137 u32 tx_stat_etherstatspktsover1522octets_hi;
1138 u32 tx_stat_etherstatspktsover1522octets_lo;
1139 u32 tx_stat_bmac_2047_hi;
1140 u32 tx_stat_bmac_2047_lo;
1141 u32 tx_stat_bmac_4095_hi;
1142 u32 tx_stat_bmac_4095_lo;
1143 u32 tx_stat_bmac_9216_hi;
1144 u32 tx_stat_bmac_9216_lo;
1145 u32 tx_stat_bmac_16383_hi;
1146 u32 tx_stat_bmac_16383_lo;
1147
1148 /* internal_mac_transmit_errors */
1149 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1150 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1151
1152 /* if_out_discards */
1153 u32 tx_stat_bmac_ufl_hi;
1154 u32 tx_stat_bmac_ufl_lo;
1155};
1156
1157
1158#define MAC_STX_IDX_MAX 2
1159
1160struct host_port_stats {
1161 u32 host_port_stats_start;
1162
1163 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1164
1165 u32 brb_drop_hi;
1166 u32 brb_drop_lo;
1167
1168 u32 host_port_stats_end;
1169};
1170
1171
1172struct host_func_stats {
1173 u32 host_func_stats_start;
1174
1175 u32 total_bytes_received_hi;
1176 u32 total_bytes_received_lo;
1177
1178 u32 total_bytes_transmitted_hi;
1179 u32 total_bytes_transmitted_lo;
1180
1181 u32 total_unicast_packets_received_hi;
1182 u32 total_unicast_packets_received_lo;
1183
1184 u32 total_multicast_packets_received_hi;
1185 u32 total_multicast_packets_received_lo;
1186
1187 u32 total_broadcast_packets_received_hi;
1188 u32 total_broadcast_packets_received_lo;
1189
1190 u32 total_unicast_packets_transmitted_hi;
1191 u32 total_unicast_packets_transmitted_lo;
1192
1193 u32 total_multicast_packets_transmitted_hi;
1194 u32 total_multicast_packets_transmitted_lo;
1195
1196 u32 total_broadcast_packets_transmitted_hi;
1197 u32 total_broadcast_packets_transmitted_lo;
1198
1199 u32 valid_bytes_received_hi;
1200 u32 valid_bytes_received_lo;
1201
1202 u32 host_func_stats_end;
1203};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001204
1205
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001206#define BCM_5710_FW_MAJOR_VERSION 4
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001207#define BCM_5710_FW_MINOR_VERSION 8
1208#define BCM_5710_FW_REVISION_VERSION 53
1209#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001210#define BCM_5710_FW_COMPILE_FLAGS 1
1211
1212
1213/*
1214 * attention bits
1215 */
1216struct atten_def_status_block {
1217 u32 attn_bits;
1218 u32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001219 u8 status_block_id;
1220 u8 reserved0;
1221 u16 attn_bits_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001222 u32 reserved1;
1223};
1224
1225
1226/*
1227 * common data for all protocols
1228 */
1229struct doorbell_hdr {
1230 u8 header;
1231#define DOORBELL_HDR_RX (0x1<<0)
1232#define DOORBELL_HDR_RX_SHIFT 0
1233#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1234#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1235#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1236#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1237#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1238#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1239};
1240
1241/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001242 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001243 */
1244struct doorbell {
1245#if defined(__BIG_ENDIAN)
1246 u16 zero_fill2;
1247 u8 zero_fill1;
1248 struct doorbell_hdr header;
1249#elif defined(__LITTLE_ENDIAN)
1250 struct doorbell_hdr header;
1251 u8 zero_fill1;
1252 u16 zero_fill2;
1253#endif
1254};
1255
1256
1257/*
Eilon Greenstein33471622008-08-13 15:59:08 -07001258 * IGU driver acknowledgement register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001259 */
1260struct igu_ack_register {
1261#if defined(__BIG_ENDIAN)
1262 u16 sb_id_and_flags;
1263#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1264#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1265#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1266#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1267#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1268#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1269#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1270#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1271#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1272#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1273 u16 status_block_index;
1274#elif defined(__LITTLE_ENDIAN)
1275 u16 status_block_index;
1276 u16 sb_id_and_flags;
1277#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1278#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1279#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1280#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1281#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1282#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1283#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1284#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1285#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1286#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1287#endif
1288};
1289
1290
1291/*
1292 * Parser parsing flags field
1293 */
1294struct parsing_flags {
1295 u16 flags;
1296#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
1297#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001298#define PARSING_FLAGS_VLAN (0x1<<1)
1299#define PARSING_FLAGS_VLAN_SHIFT 1
1300#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
1301#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001302#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
1303#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
1304#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
1305#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
1306#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
1307#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
1308#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
1309#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
1310#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
1311#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
1312#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
1313#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
1314#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
1315#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
1316#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
1317#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
1318#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
1319#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
1320#define PARSING_FLAGS_RESERVED0 (0x3<<14)
1321#define PARSING_FLAGS_RESERVED0_SHIFT 14
1322};
1323
1324
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001325struct regpair {
1326 u32 lo;
1327 u32 hi;
1328};
1329
1330
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001331/*
1332 * dmae command structure
1333 */
1334struct dmae_command {
1335 u32 opcode;
1336#define DMAE_COMMAND_SRC (0x1<<0)
1337#define DMAE_COMMAND_SRC_SHIFT 0
1338#define DMAE_COMMAND_DST (0x3<<1)
1339#define DMAE_COMMAND_DST_SHIFT 1
1340#define DMAE_COMMAND_C_DST (0x1<<3)
1341#define DMAE_COMMAND_C_DST_SHIFT 3
1342#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
1343#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
1344#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
1345#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
1346#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
1347#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
1348#define DMAE_COMMAND_ENDIANITY (0x3<<9)
1349#define DMAE_COMMAND_ENDIANITY_SHIFT 9
1350#define DMAE_COMMAND_PORT (0x1<<11)
1351#define DMAE_COMMAND_PORT_SHIFT 11
1352#define DMAE_COMMAND_CRC_RESET (0x1<<12)
1353#define DMAE_COMMAND_CRC_RESET_SHIFT 12
1354#define DMAE_COMMAND_SRC_RESET (0x1<<13)
1355#define DMAE_COMMAND_SRC_RESET_SHIFT 13
1356#define DMAE_COMMAND_DST_RESET (0x1<<14)
1357#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001358#define DMAE_COMMAND_E1HVN (0x3<<15)
1359#define DMAE_COMMAND_E1HVN_SHIFT 15
1360#define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
1361#define DMAE_COMMAND_RESERVED0_SHIFT 17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001362 u32 src_addr_lo;
1363 u32 src_addr_hi;
1364 u32 dst_addr_lo;
1365 u32 dst_addr_hi;
1366#if defined(__BIG_ENDIAN)
1367 u16 reserved1;
1368 u16 len;
1369#elif defined(__LITTLE_ENDIAN)
1370 u16 len;
1371 u16 reserved1;
1372#endif
1373 u32 comp_addr_lo;
1374 u32 comp_addr_hi;
1375 u32 comp_val;
1376 u32 crc32;
1377 u32 crc32_c;
1378#if defined(__BIG_ENDIAN)
1379 u16 crc16_c;
1380 u16 crc16;
1381#elif defined(__LITTLE_ENDIAN)
1382 u16 crc16;
1383 u16 crc16_c;
1384#endif
1385#if defined(__BIG_ENDIAN)
1386 u16 reserved2;
1387 u16 crc_t10;
1388#elif defined(__LITTLE_ENDIAN)
1389 u16 crc_t10;
1390 u16 reserved2;
1391#endif
1392#if defined(__BIG_ENDIAN)
1393 u16 xsum8;
1394 u16 xsum16;
1395#elif defined(__LITTLE_ENDIAN)
1396 u16 xsum16;
1397 u16 xsum8;
1398#endif
1399};
1400
1401
1402struct double_regpair {
1403 u32 regpair0_lo;
1404 u32 regpair0_hi;
1405 u32 regpair1_lo;
1406 u32 regpair1_hi;
1407};
1408
1409
1410/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001411 * The eth storm context of Ustorm (configuration part)
1412 */
1413struct ustorm_eth_st_context_config {
1414#if defined(__BIG_ENDIAN)
1415 u8 flags;
1416#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1417#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1418#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1419#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1420#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1421#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
1422#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
1423#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
Eilon Greensteinde832a52009-02-12 08:36:33 +00001424#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
1425#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
1426#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
1427#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001428 u8 status_block_id;
1429 u8 clientId;
1430 u8 sb_index_numbers;
1431#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1432#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1433#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1434#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1435#elif defined(__LITTLE_ENDIAN)
1436 u8 sb_index_numbers;
1437#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1438#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1439#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1440#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1441 u8 clientId;
1442 u8 status_block_id;
1443 u8 flags;
1444#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1445#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1446#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1447#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1448#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1449#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
1450#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING (0x1<<3)
1451#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING_SHIFT 3
Eilon Greensteinde832a52009-02-12 08:36:33 +00001452#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<4)
1453#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 4
1454#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0x7<<5)
1455#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 5
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001456#endif
1457#if defined(__BIG_ENDIAN)
1458 u16 bd_buff_size;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001459 u8 statistics_counter_id;
1460 u8 mc_alignment_log_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001461#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001462 u8 mc_alignment_log_size;
1463 u8 statistics_counter_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001464 u16 bd_buff_size;
1465#endif
1466#if defined(__BIG_ENDIAN)
1467 u8 __local_sge_prod;
1468 u8 __local_bd_prod;
1469 u16 sge_buff_size;
1470#elif defined(__LITTLE_ENDIAN)
1471 u16 sge_buff_size;
1472 u8 __local_bd_prod;
1473 u8 __local_sge_prod;
1474#endif
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001475 u32 reserved;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001476 u32 bd_page_base_lo;
1477 u32 bd_page_base_hi;
1478 u32 sge_page_base_lo;
1479 u32 sge_page_base_hi;
1480};
1481
1482/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001483 * The eth Rx Buffer Descriptor
1484 */
1485struct eth_rx_bd {
1486 u32 addr_lo;
1487 u32 addr_hi;
1488};
1489
1490/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001491 * The eth Rx SGE Descriptor
1492 */
1493struct eth_rx_sge {
1494 u32 addr_lo;
1495 u32 addr_hi;
1496};
1497
1498/*
1499 * Local BDs and SGEs rings (in ETH)
1500 */
1501struct eth_local_rx_rings {
1502 struct eth_rx_bd __local_bd_ring[16];
1503 struct eth_rx_sge __local_sge_ring[12];
1504};
1505
1506/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 * The eth storm context of Ustorm
1508 */
1509struct ustorm_eth_st_context {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001510 struct ustorm_eth_st_context_config common;
1511 struct eth_local_rx_rings __rings;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001512};
1513
1514/*
1515 * The eth storm context of Tstorm
1516 */
1517struct tstorm_eth_st_context {
1518 u32 __reserved0[28];
1519};
1520
1521/*
1522 * The eth aggregative context section of Xstorm
1523 */
1524struct xstorm_eth_extra_ag_context_section {
1525#if defined(__BIG_ENDIAN)
1526 u8 __tcp_agg_vars1;
1527 u8 __reserved50;
1528 u16 __mss;
1529#elif defined(__LITTLE_ENDIAN)
1530 u16 __mss;
1531 u8 __reserved50;
1532 u8 __tcp_agg_vars1;
1533#endif
1534 u32 __snd_nxt;
1535 u32 __tx_wnd;
1536 u32 __snd_una;
1537 u32 __reserved53;
1538#if defined(__BIG_ENDIAN)
1539 u8 __agg_val8_th;
1540 u8 __agg_val8;
1541 u16 __tcp_agg_vars2;
1542#elif defined(__LITTLE_ENDIAN)
1543 u16 __tcp_agg_vars2;
1544 u8 __agg_val8;
1545 u8 __agg_val8_th;
1546#endif
1547 u32 __reserved58;
1548 u32 __reserved59;
1549 u32 __reserved60;
1550 u32 __reserved61;
1551#if defined(__BIG_ENDIAN)
1552 u16 __agg_val7_th;
1553 u16 __agg_val7;
1554#elif defined(__LITTLE_ENDIAN)
1555 u16 __agg_val7;
1556 u16 __agg_val7_th;
1557#endif
1558#if defined(__BIG_ENDIAN)
1559 u8 __tcp_agg_vars5;
1560 u8 __tcp_agg_vars4;
1561 u8 __tcp_agg_vars3;
1562 u8 __reserved62;
1563#elif defined(__LITTLE_ENDIAN)
1564 u8 __reserved62;
1565 u8 __tcp_agg_vars3;
1566 u8 __tcp_agg_vars4;
1567 u8 __tcp_agg_vars5;
1568#endif
1569 u32 __tcp_agg_vars6;
1570#if defined(__BIG_ENDIAN)
1571 u16 __agg_misc6;
1572 u16 __tcp_agg_vars7;
1573#elif defined(__LITTLE_ENDIAN)
1574 u16 __tcp_agg_vars7;
1575 u16 __agg_misc6;
1576#endif
1577 u32 __agg_val10;
1578 u32 __agg_val10_th;
1579#if defined(__BIG_ENDIAN)
1580 u16 __reserved3;
1581 u8 __reserved2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 u8 __da_only_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001584 u8 __da_only_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585 u8 __reserved2;
1586 u16 __reserved3;
1587#endif
1588};
1589
1590/*
1591 * The eth aggregative context of Xstorm
1592 */
1593struct xstorm_eth_ag_context {
1594#if defined(__BIG_ENDIAN)
1595 u16 __bd_prod;
1596 u8 __agg_vars1;
1597 u8 __state;
1598#elif defined(__LITTLE_ENDIAN)
1599 u8 __state;
1600 u8 __agg_vars1;
1601 u16 __bd_prod;
1602#endif
1603#if defined(__BIG_ENDIAN)
1604 u8 cdu_reserved;
1605 u8 __agg_vars4;
1606 u8 __agg_vars3;
1607 u8 __agg_vars2;
1608#elif defined(__LITTLE_ENDIAN)
1609 u8 __agg_vars2;
1610 u8 __agg_vars3;
1611 u8 __agg_vars4;
1612 u8 cdu_reserved;
1613#endif
1614 u32 __more_packets_to_send;
1615#if defined(__BIG_ENDIAN)
1616 u16 __agg_vars5;
1617 u16 __agg_val4_th;
1618#elif defined(__LITTLE_ENDIAN)
1619 u16 __agg_val4_th;
1620 u16 __agg_vars5;
1621#endif
1622 struct xstorm_eth_extra_ag_context_section __extra_section;
1623#if defined(__BIG_ENDIAN)
1624 u16 __agg_vars7;
1625 u8 __agg_val3_th;
1626 u8 __agg_vars6;
1627#elif defined(__LITTLE_ENDIAN)
1628 u8 __agg_vars6;
1629 u8 __agg_val3_th;
1630 u16 __agg_vars7;
1631#endif
1632#if defined(__BIG_ENDIAN)
1633 u16 __agg_val11_th;
1634 u16 __agg_val11;
1635#elif defined(__LITTLE_ENDIAN)
1636 u16 __agg_val11;
1637 u16 __agg_val11_th;
1638#endif
1639#if defined(__BIG_ENDIAN)
1640 u8 __reserved1;
1641 u8 __agg_val6_th;
1642 u16 __agg_val9;
1643#elif defined(__LITTLE_ENDIAN)
1644 u16 __agg_val9;
1645 u8 __agg_val6_th;
1646 u8 __reserved1;
1647#endif
1648#if defined(__BIG_ENDIAN)
1649 u16 __agg_val2_th;
1650 u16 __agg_val2;
1651#elif defined(__LITTLE_ENDIAN)
1652 u16 __agg_val2;
1653 u16 __agg_val2_th;
1654#endif
1655 u32 __agg_vars8;
1656#if defined(__BIG_ENDIAN)
1657 u16 __agg_misc0;
1658 u16 __agg_val4;
1659#elif defined(__LITTLE_ENDIAN)
1660 u16 __agg_val4;
1661 u16 __agg_misc0;
1662#endif
1663#if defined(__BIG_ENDIAN)
1664 u8 __agg_val3;
1665 u8 __agg_val6;
1666 u8 __agg_val5_th;
1667 u8 __agg_val5;
1668#elif defined(__LITTLE_ENDIAN)
1669 u8 __agg_val5;
1670 u8 __agg_val5_th;
1671 u8 __agg_val6;
1672 u8 __agg_val3;
1673#endif
1674#if defined(__BIG_ENDIAN)
1675 u16 __agg_misc1;
1676 u16 __bd_ind_max_val;
1677#elif defined(__LITTLE_ENDIAN)
1678 u16 __bd_ind_max_val;
1679 u16 __agg_misc1;
1680#endif
1681 u32 __reserved57;
1682 u32 __agg_misc4;
1683 u32 __agg_misc5;
1684};
1685
1686/*
1687 * The eth aggregative context section of Tstorm
1688 */
1689struct tstorm_eth_extra_ag_context_section {
1690 u32 __agg_val1;
1691#if defined(__BIG_ENDIAN)
1692 u8 __tcp_agg_vars2;
1693 u8 __agg_val3;
1694 u16 __agg_val2;
1695#elif defined(__LITTLE_ENDIAN)
1696 u16 __agg_val2;
1697 u8 __agg_val3;
1698 u8 __tcp_agg_vars2;
1699#endif
1700#if defined(__BIG_ENDIAN)
1701 u16 __agg_val5;
1702 u8 __agg_val6;
1703 u8 __tcp_agg_vars3;
1704#elif defined(__LITTLE_ENDIAN)
1705 u8 __tcp_agg_vars3;
1706 u8 __agg_val6;
1707 u16 __agg_val5;
1708#endif
1709 u32 __reserved63;
1710 u32 __reserved64;
1711 u32 __reserved65;
1712 u32 __reserved66;
1713 u32 __reserved67;
1714 u32 __tcp_agg_vars1;
1715 u32 __reserved61;
1716 u32 __reserved62;
1717 u32 __reserved2;
1718};
1719
1720/*
1721 * The eth aggregative context of Tstorm
1722 */
1723struct tstorm_eth_ag_context {
1724#if defined(__BIG_ENDIAN)
1725 u16 __reserved54;
1726 u8 __agg_vars1;
1727 u8 __state;
1728#elif defined(__LITTLE_ENDIAN)
1729 u8 __state;
1730 u8 __agg_vars1;
1731 u16 __reserved54;
1732#endif
1733#if defined(__BIG_ENDIAN)
1734 u16 __agg_val4;
1735 u16 __agg_vars2;
1736#elif defined(__LITTLE_ENDIAN)
1737 u16 __agg_vars2;
1738 u16 __agg_val4;
1739#endif
1740 struct tstorm_eth_extra_ag_context_section __extra_section;
1741};
1742
1743/*
1744 * The eth aggregative context of Cstorm
1745 */
1746struct cstorm_eth_ag_context {
1747 u32 __agg_vars1;
1748#if defined(__BIG_ENDIAN)
1749 u8 __aux1_th;
1750 u8 __aux1_val;
1751 u16 __agg_vars2;
1752#elif defined(__LITTLE_ENDIAN)
1753 u16 __agg_vars2;
1754 u8 __aux1_val;
1755 u8 __aux1_th;
1756#endif
1757 u32 __num_of_treated_packet;
1758 u32 __last_packet_treated;
1759#if defined(__BIG_ENDIAN)
1760 u16 __reserved58;
1761 u16 __reserved57;
1762#elif defined(__LITTLE_ENDIAN)
1763 u16 __reserved57;
1764 u16 __reserved58;
1765#endif
1766#if defined(__BIG_ENDIAN)
1767 u8 __reserved62;
1768 u8 __reserved61;
1769 u8 __reserved60;
1770 u8 __reserved59;
1771#elif defined(__LITTLE_ENDIAN)
1772 u8 __reserved59;
1773 u8 __reserved60;
1774 u8 __reserved61;
1775 u8 __reserved62;
1776#endif
1777#if defined(__BIG_ENDIAN)
1778 u16 __reserved64;
1779 u16 __reserved63;
1780#elif defined(__LITTLE_ENDIAN)
1781 u16 __reserved63;
1782 u16 __reserved64;
1783#endif
1784 u32 __reserved65;
1785#if defined(__BIG_ENDIAN)
1786 u16 __agg_vars3;
1787 u16 __rq_inv_cnt;
1788#elif defined(__LITTLE_ENDIAN)
1789 u16 __rq_inv_cnt;
1790 u16 __agg_vars3;
1791#endif
1792#if defined(__BIG_ENDIAN)
1793 u16 __packet_index_th;
1794 u16 __packet_index;
1795#elif defined(__LITTLE_ENDIAN)
1796 u16 __packet_index;
1797 u16 __packet_index_th;
1798#endif
1799};
1800
1801/*
1802 * The eth aggregative context of Ustorm
1803 */
1804struct ustorm_eth_ag_context {
1805#if defined(__BIG_ENDIAN)
1806 u8 __aux_counter_flags;
1807 u8 __agg_vars2;
1808 u8 __agg_vars1;
1809 u8 __state;
1810#elif defined(__LITTLE_ENDIAN)
1811 u8 __state;
1812 u8 __agg_vars1;
1813 u8 __agg_vars2;
1814 u8 __aux_counter_flags;
1815#endif
1816#if defined(__BIG_ENDIAN)
1817 u8 cdu_usage;
1818 u8 __agg_misc2;
1819 u16 __agg_misc1;
1820#elif defined(__LITTLE_ENDIAN)
1821 u16 __agg_misc1;
1822 u8 __agg_misc2;
1823 u8 cdu_usage;
1824#endif
1825 u32 __agg_misc4;
1826#if defined(__BIG_ENDIAN)
1827 u8 __agg_val3_th;
1828 u8 __agg_val3;
1829 u16 __agg_misc3;
1830#elif defined(__LITTLE_ENDIAN)
1831 u16 __agg_misc3;
1832 u8 __agg_val3;
1833 u8 __agg_val3_th;
1834#endif
1835 u32 __agg_val1;
1836 u32 __agg_misc4_th;
1837#if defined(__BIG_ENDIAN)
1838 u16 __agg_val2_th;
1839 u16 __agg_val2;
1840#elif defined(__LITTLE_ENDIAN)
1841 u16 __agg_val2;
1842 u16 __agg_val2_th;
1843#endif
1844#if defined(__BIG_ENDIAN)
1845 u16 __reserved2;
1846 u8 __decision_rules;
1847 u8 __decision_rule_enable_bits;
1848#elif defined(__LITTLE_ENDIAN)
1849 u8 __decision_rule_enable_bits;
1850 u8 __decision_rules;
1851 u16 __reserved2;
1852#endif
1853};
1854
1855/*
1856 * Timers connection context
1857 */
1858struct timers_block_context {
1859 u32 __reserved_0;
1860 u32 __reserved_1;
1861 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001862 u32 flags;
1863#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
1864#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
1865#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
1866#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
1867#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
1868#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869};
1870
1871/*
Eilon Greenstein33471622008-08-13 15:59:08 -07001872 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001873 */
1874struct eth_tx_bd_flags {
1875 u8 as_bitfield;
1876#define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
1877#define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
1878#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
1879#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
1880#define ETH_TX_BD_FLAGS_TCP_CSUM (0x1<<2)
1881#define ETH_TX_BD_FLAGS_TCP_CSUM_SHIFT 2
1882#define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
1883#define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
1884#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
1885#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
1886#define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
1887#define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
1888#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
1889#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
1890#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
1891#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
1892};
1893
1894/*
1895 * The eth Tx Buffer Descriptor
1896 */
1897struct eth_tx_bd {
1898 u32 addr_lo;
1899 u32 addr_hi;
1900 u16 nbd;
1901 u16 nbytes;
1902 u16 vlan;
1903 struct eth_tx_bd_flags bd_flags;
1904 u8 general_data;
1905#define ETH_TX_BD_HDR_NBDS (0x3F<<0)
1906#define ETH_TX_BD_HDR_NBDS_SHIFT 0
1907#define ETH_TX_BD_ETH_ADDR_TYPE (0x3<<6)
1908#define ETH_TX_BD_ETH_ADDR_TYPE_SHIFT 6
1909};
1910
1911/*
1912 * Tx parsing BD structure for ETH,Relevant in START
1913 */
1914struct eth_tx_parse_bd {
1915 u8 global_data;
1916#define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
1917#define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
1918#define ETH_TX_PARSE_BD_CS_ANY_FLG (0x1<<4)
1919#define ETH_TX_PARSE_BD_CS_ANY_FLG_SHIFT 4
1920#define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
1921#define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
1922#define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
1923#define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
1924#define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
1925#define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
1926 u8 tcp_flags;
1927#define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
1928#define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
1929#define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
1930#define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
1931#define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
1932#define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
1933#define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
1934#define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
1935#define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
1936#define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
1937#define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
1938#define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
1939#define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
1940#define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
1941#define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
1942#define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
1943 u8 ip_hlen;
1944 s8 cs_offset;
1945 u16 total_hlen;
1946 u16 lso_mss;
1947 u16 tcp_pseudo_csum;
1948 u16 ip_id;
1949 u32 tcp_send_seq;
1950};
1951
1952/*
1953 * The last BD in the BD memory will hold a pointer to the next BD memory
1954 */
1955struct eth_tx_next_bd {
1956 u32 addr_lo;
1957 u32 addr_hi;
1958 u8 reserved[8];
1959};
1960
1961/*
1962 * union for 3 Bd types
1963 */
1964union eth_tx_bd_types {
1965 struct eth_tx_bd reg_bd;
1966 struct eth_tx_parse_bd parse_bd;
1967 struct eth_tx_next_bd next_bd;
1968};
1969
1970/*
1971 * The eth storm context of Xstorm
1972 */
1973struct xstorm_eth_st_context {
1974 u32 tx_bd_page_base_lo;
1975 u32 tx_bd_page_base_hi;
1976#if defined(__BIG_ENDIAN)
1977 u16 tx_bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001978 u8 statistics_data;
1979#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
1980#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
1981#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
1982#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001983 u8 __local_tx_bd_prod;
1984#elif defined(__LITTLE_ENDIAN)
1985 u8 __local_tx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001986 u8 statistics_data;
1987#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
1988#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
1989#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
1990#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001991 u16 tx_bd_cons;
1992#endif
1993 u32 db_data_addr_lo;
1994 u32 db_data_addr_hi;
1995 u32 __pkt_cons;
1996 u32 __gso_next;
1997 u32 is_eth_conn_1b;
1998 union eth_tx_bd_types __bds[13];
1999};
2000
2001/*
2002 * The eth storm context of Cstorm
2003 */
2004struct cstorm_eth_st_context {
2005#if defined(__BIG_ENDIAN)
2006 u16 __reserved0;
2007 u8 sb_index_number;
2008 u8 status_block_id;
2009#elif defined(__LITTLE_ENDIAN)
2010 u8 status_block_id;
2011 u8 sb_index_number;
2012 u16 __reserved0;
2013#endif
2014 u32 __reserved1[3];
2015};
2016
2017/*
2018 * Ethernet connection context
2019 */
2020struct eth_context {
2021 struct ustorm_eth_st_context ustorm_st_context;
2022 struct tstorm_eth_st_context tstorm_st_context;
2023 struct xstorm_eth_ag_context xstorm_ag_context;
2024 struct tstorm_eth_ag_context tstorm_ag_context;
2025 struct cstorm_eth_ag_context cstorm_ag_context;
2026 struct ustorm_eth_ag_context ustorm_ag_context;
2027 struct timers_block_context timers_context;
2028 struct xstorm_eth_st_context xstorm_st_context;
2029 struct cstorm_eth_st_context cstorm_st_context;
2030};
2031
2032
2033/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002034 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002035 */
2036struct eth_tx_doorbell {
2037#if defined(__BIG_ENDIAN)
2038 u16 npackets;
2039 u8 params;
2040#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2041#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2042#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2043#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2044#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2045#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2046 struct doorbell_hdr hdr;
2047#elif defined(__LITTLE_ENDIAN)
2048 struct doorbell_hdr hdr;
2049 u8 params;
2050#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2051#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2052#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2053#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2054#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2055#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2056 u16 npackets;
2057#endif
2058};
2059
2060
2061/*
2062 * ustorm status block
2063 */
2064struct ustorm_def_status_block {
2065 u16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
2066 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002067 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002068 u8 status_block_id;
2069 u32 __flags;
2070};
2071
2072/*
2073 * cstorm status block
2074 */
2075struct cstorm_def_status_block {
2076 u16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
2077 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002078 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002079 u8 status_block_id;
2080 u32 __flags;
2081};
2082
2083/*
2084 * xstorm status block
2085 */
2086struct xstorm_def_status_block {
2087 u16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
2088 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002089 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002090 u8 status_block_id;
2091 u32 __flags;
2092};
2093
2094/*
2095 * tstorm status block
2096 */
2097struct tstorm_def_status_block {
2098 u16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
2099 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002100 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002101 u8 status_block_id;
2102 u32 __flags;
2103};
2104
2105/*
2106 * host status block
2107 */
2108struct host_def_status_block {
2109 struct atten_def_status_block atten_status_block;
2110 struct ustorm_def_status_block u_def_status_block;
2111 struct cstorm_def_status_block c_def_status_block;
2112 struct xstorm_def_status_block x_def_status_block;
2113 struct tstorm_def_status_block t_def_status_block;
2114};
2115
2116
2117/*
2118 * ustorm status block
2119 */
2120struct ustorm_status_block {
2121 u16 index_values[HC_USTORM_SB_NUM_INDICES];
2122 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002123 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002124 u8 status_block_id;
2125 u32 __flags;
2126};
2127
2128/*
2129 * cstorm status block
2130 */
2131struct cstorm_status_block {
2132 u16 index_values[HC_CSTORM_SB_NUM_INDICES];
2133 u16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002134 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002135 u8 status_block_id;
2136 u32 __flags;
2137};
2138
2139/*
2140 * host status block
2141 */
2142struct host_status_block {
2143 struct ustorm_status_block u_status_block;
2144 struct cstorm_status_block c_status_block;
2145};
2146
2147
2148/*
2149 * The data for RSS setup ramrod
2150 */
2151struct eth_client_setup_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002152 u32 client_id;
2153 u8 is_rdma;
2154 u8 is_fcoe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002155 u16 reserved1;
2156};
2157
2158
2159/*
2160 * L2 dynamic host coalescing init parameters
2161 */
2162struct eth_dynamic_hc_config {
2163 u32 threshold[3];
2164 u8 hc_timeout[4];
2165};
2166
2167
2168/*
2169 * regular eth FP CQE parameters struct
2170 */
2171struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002172 u8 type_error_flags;
2173#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2174#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2175#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2176#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2177#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2178#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2179#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2180#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2181#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2182#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2183#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2184#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
2185#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
2186#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002187 u8 status_flags;
2188#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2189#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2190#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2191#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2192#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2193#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2194#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2195#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2196#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2197#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2198#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2199#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2200 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002201 u8 queue_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002202 u32 rss_hash_result;
2203 u16 vlan_tag;
2204 u16 pkt_len;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002205 u16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002206 struct parsing_flags pars_flags;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002207 u16 sgl[8];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002208};
2209
2210
2211/*
2212 * The data for RSS setup ramrod
2213 */
2214struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002215 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002216 u32 reserved0;
2217};
2218
2219
2220/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002221 * The data for statistics query ramrod
2222 */
2223struct eth_query_ramrod_data {
2224#if defined(__BIG_ENDIAN)
2225 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002226 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002227 u16 drv_counter;
2228#elif defined(__LITTLE_ENDIAN)
2229 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002230 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002231 u8 reserved0;
2232#endif
2233 u32 ctr_id_vector;
2234};
2235
2236
2237/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002238 * Place holder for ramrods protocol specific data
2239 */
2240struct ramrod_data {
2241 u32 data_lo;
2242 u32 data_hi;
2243};
2244
2245/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002246 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002247 */
2248union eth_ramrod_data {
2249 struct ramrod_data general;
2250};
2251
2252
2253/*
2254 * Rx Last BD in page (in ETH)
2255 */
2256struct eth_rx_bd_next_page {
2257 u32 addr_lo;
2258 u32 addr_hi;
2259 u8 reserved[8];
2260};
2261
2262
2263/*
2264 * Eth Rx Cqe structure- general structure for ramrods
2265 */
2266struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002267 u8 ramrod_type;
2268#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2269#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
2270#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x7F<<1)
2271#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 1
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002272 u8 conn_type;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002273 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002274 u32 conn_and_cmd_data;
2275#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2276#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2277#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2278#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2279 struct ramrod_data protocol_data;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002280 u32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281};
2282
2283/*
2284 * Rx Last CQE in page (in ETH)
2285 */
2286struct eth_rx_cqe_next_page {
2287 u32 addr_lo;
2288 u32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002289 u32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002290};
2291
2292/*
2293 * union for all eth rx cqe types (fix their sizes)
2294 */
2295union eth_rx_cqe {
2296 struct eth_fast_path_rx_cqe fast_path_cqe;
2297 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2298 struct eth_rx_cqe_next_page next_page_cqe;
2299};
2300
2301
2302/*
2303 * common data for all protocols
2304 */
2305struct spe_hdr {
2306 u32 conn_and_cmd_data;
2307#define SPE_HDR_CID (0xFFFFFF<<0)
2308#define SPE_HDR_CID_SHIFT 0
2309#define SPE_HDR_CMD_ID (0xFF<<24)
2310#define SPE_HDR_CMD_ID_SHIFT 24
2311 u16 type;
2312#define SPE_HDR_CONN_TYPE (0xFF<<0)
2313#define SPE_HDR_CONN_TYPE_SHIFT 0
2314#define SPE_HDR_COMMON_RAMROD (0xFF<<8)
2315#define SPE_HDR_COMMON_RAMROD_SHIFT 8
2316 u16 reserved;
2317};
2318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002319/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002320 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002321 */
2322union eth_specific_data {
2323 u8 protocol_data[8];
2324 struct regpair mac_config_addr;
2325 struct eth_client_setup_ramrod_data client_setup_ramrod_data;
2326 struct eth_halt_ramrod_data halt_ramrod_data;
2327 struct regpair leading_cqe_addr;
2328 struct regpair update_data_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002329 struct eth_query_ramrod_data query_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330};
2331
2332/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002333 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002334 */
2335struct eth_spe {
2336 struct spe_hdr hdr;
2337 union eth_specific_data data;
2338};
2339
2340
2341/*
2342 * doorbell data in host memory
2343 */
2344struct eth_tx_db_data {
2345 u32 packets_prod;
2346 u16 bds_prod;
2347 u16 reserved;
2348};
2349
2350
2351/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002352 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002353 */
2354struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002355#if defined(__BIG_ENDIAN)
2356 u8 leading_client_id;
2357 u8 rss_result_mask;
2358 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002359#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2360#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2361#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2362#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2363#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2364#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2365#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2366#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002367#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2368#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2369#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2370#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2371#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2372#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2373#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2374#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
2375#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
2376#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002377#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002378 u16 config_flags;
2379#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2380#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2381#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2382#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2383#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2384#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2385#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2386#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002387#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2388#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2389#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2390#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2391#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2392#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2393#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2394#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
2395#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x3F<<10)
2396#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 10
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002397 u8 rss_result_mask;
2398 u8 leading_client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401};
2402
2403/*
2404 * parameters for eth update ramrod
2405 */
2406struct eth_update_ramrod_data {
2407 struct tstorm_eth_function_common_config func_config;
2408 u8 indirectionTable[128];
2409};
2410
2411
2412/*
2413 * MAC filtering configuration command header
2414 */
2415struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002416 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002418 u16 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002419 u32 reserved1;
2420};
2421
2422/*
2423 * MAC address in list for ramrod
2424 */
2425struct tstorm_cam_entry {
2426 u16 lsb_mac_addr;
2427 u16 middle_mac_addr;
2428 u16 msb_mac_addr;
2429 u16 flags;
2430#define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
2431#define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
2432#define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
2433#define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
2434#define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
2435#define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
2436};
2437
2438/*
2439 * MAC filtering: CAM target table entry
2440 */
2441struct tstorm_cam_target_table_entry {
2442 u8 flags;
2443#define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
2444#define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
2445#define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
2446#define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
2447#define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
2448#define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
2449#define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
2450#define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
2451#define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
2452#define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
2453 u8 client_id;
2454 u16 vlan_id;
2455};
2456
2457/*
2458 * MAC address in list for ramrod
2459 */
2460struct mac_configuration_entry {
2461 struct tstorm_cam_entry cam_entry;
2462 struct tstorm_cam_target_table_entry target_table_entry;
2463};
2464
2465/*
2466 * MAC filtering configuration command
2467 */
2468struct mac_configuration_cmd {
2469 struct mac_configuration_hdr hdr;
2470 struct mac_configuration_entry config_table[64];
2471};
2472
2473
2474/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002475 * MAC address in list for ramrod
2476 */
2477struct mac_configuration_entry_e1h {
2478 u16 lsb_mac_addr;
2479 u16 middle_mac_addr;
2480 u16 msb_mac_addr;
2481 u16 vlan_id;
2482 u16 e1hov_id;
2483 u8 client_id;
2484 u8 flags;
2485#define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
2486#define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
2487#define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
2488#define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
2489#define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
2490#define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
2491#define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0 (0x1F<<3)
2492#define MAC_CONFIGURATION_ENTRY_E1H_RESERVED0_SHIFT 3
2493};
2494
2495/*
2496 * MAC filtering configuration command
2497 */
2498struct mac_configuration_cmd_e1h {
2499 struct mac_configuration_hdr hdr;
2500 struct mac_configuration_entry_e1h config_table[32];
2501};
2502
2503
2504/*
2505 * approximate-match multicast filtering for E1H per function in Tstorm
2506 */
2507struct tstorm_eth_approximate_match_multicast_filtering {
2508 u32 mcast_add_hash_bit_array[8];
2509};
2510
2511
2512/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002513 * Configuration parameters per client in Tstorm
2514 */
2515struct tstorm_eth_client_config {
2516#if defined(__BIG_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002517 u8 max_sges_for_packet;
2518 u8 statistics_counter_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002519 u16 mtu;
2520#elif defined(__LITTLE_ENDIAN)
2521 u16 mtu;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002522 u8 statistics_counter_id;
2523 u8 max_sges_for_packet;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002524#endif
2525#if defined(__BIG_ENDIAN)
2526 u16 drop_flags;
2527#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2528#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2529#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2530#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002531#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2532#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2533#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2534#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
2535#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
2536#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537 u16 config_flags;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002538#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2539#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2540#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2541#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2542#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2543#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
2544#define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
2545#define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
2546#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
2547#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002548#elif defined(__LITTLE_ENDIAN)
2549 u16 config_flags;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002550#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2551#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2552#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2553#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2554#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2555#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
2556#define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING (0x1<<3)
2557#define TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING_SHIFT 3
2558#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0 (0xFFF<<4)
2559#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED0_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002560 u16 drop_flags;
2561#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2562#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2563#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2564#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002565#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2566#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2567#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2568#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
2569#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0xFFF<<4)
2570#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002571#endif
2572};
2573
2574
2575/*
2576 * MAC filtering configuration parameters per port in Tstorm
2577 */
2578struct tstorm_eth_mac_filter_config {
2579 u32 ucast_drop_all;
2580 u32 ucast_accept_all;
2581 u32 mcast_drop_all;
2582 u32 mcast_accept_all;
2583 u32 bcast_drop_all;
2584 u32 bcast_accept_all;
2585 u32 strict_vlan;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002586 u32 vlan_filter[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002587 u32 reserved;
2588};
2589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002590
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002591/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002592 * common flag to indicate existance of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002593 */
2594struct tstorm_eth_tpa_exist {
2595#if defined(__BIG_ENDIAN)
2596 u16 reserved1;
2597 u8 reserved0;
2598 u8 tpa_exist;
2599#elif defined(__LITTLE_ENDIAN)
2600 u8 tpa_exist;
2601 u8 reserved0;
2602 u16 reserved1;
2603#endif
2604 u32 reserved2;
2605};
2606
2607
2608/*
Eilon Greenstein1c063282009-02-12 08:36:43 +00002609 * rx rings pause data for E1h only
2610 */
2611struct ustorm_eth_rx_pause_data_e1h {
2612#if defined(__BIG_ENDIAN)
2613 u16 bd_thr_low;
2614 u16 cqe_thr_low;
2615#elif defined(__LITTLE_ENDIAN)
2616 u16 cqe_thr_low;
2617 u16 bd_thr_low;
2618#endif
2619#if defined(__BIG_ENDIAN)
2620 u16 cos;
2621 u16 sge_thr_low;
2622#elif defined(__LITTLE_ENDIAN)
2623 u16 sge_thr_low;
2624 u16 cos;
2625#endif
2626#if defined(__BIG_ENDIAN)
2627 u16 bd_thr_high;
2628 u16 cqe_thr_high;
2629#elif defined(__LITTLE_ENDIAN)
2630 u16 cqe_thr_high;
2631 u16 bd_thr_high;
2632#endif
2633#if defined(__BIG_ENDIAN)
2634 u16 reserved0;
2635 u16 sge_thr_high;
2636#elif defined(__LITTLE_ENDIAN)
2637 u16 sge_thr_high;
2638 u16 reserved0;
2639#endif
2640};
2641
2642
2643/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002644 * Three RX producers for ETH
2645 */
2646struct ustorm_eth_rx_producers {
2647#if defined(__BIG_ENDIAN)
2648 u16 bd_prod;
2649 u16 cqe_prod;
2650#elif defined(__LITTLE_ENDIAN)
2651 u16 cqe_prod;
2652 u16 bd_prod;
2653#endif
2654#if defined(__BIG_ENDIAN)
2655 u16 reserved;
2656 u16 sge_prod;
2657#elif defined(__LITTLE_ENDIAN)
2658 u16 sge_prod;
2659 u16 reserved;
2660#endif
2661};
2662
2663
2664/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002665 * per-port SAFC demo variables
2666 */
2667struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002668 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002669 u32 cmng_enables;
2670#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
2671#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
2672#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
2673#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
2674#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
2675#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
2676#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
2677#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
2678#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
2679#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
2680#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
2681#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002682};
2683
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002684
2685/*
2686 * per-port rate shaping variables
2687 */
2688struct rate_shaping_vars_per_port {
2689 u32 rs_periodic_timeout;
2690 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002691};
2692
2693
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002694/*
2695 * per-port fairness variables
2696 */
2697struct fairness_vars_per_port {
2698 u32 upper_bound;
2699 u32 fair_threshold;
2700 u32 fairness_timeout;
2701};
2702
2703
2704/*
2705 * per-port SAFC variables
2706 */
2707struct safc_struct_per_port {
2708#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002709 u16 __reserved1;
2710 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002711 u8 safc_timeout_usec;
2712#elif defined(__LITTLE_ENDIAN)
2713 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002714 u8 __reserved0;
2715 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002716#endif
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002717 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002718};
2719
2720
2721/*
2722 * Per-port congestion management variables
2723 */
2724struct cmng_struct_per_port {
2725 struct rate_shaping_vars_per_port rs_vars;
2726 struct fairness_vars_per_port fair_vars;
2727 struct safc_struct_per_port safc_vars;
2728 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002729};
2730
2731
2732/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002733 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002734 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002735struct xstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002736 struct regpair total_sent_bytes;
2737 u32 total_sent_pkts;
2738 u32 unicast_pkts_sent;
2739 struct regpair unicast_bytes_sent;
2740 struct regpair multicast_bytes_sent;
2741 u32 multicast_pkts_sent;
2742 u32 broadcast_pkts_sent;
2743 struct regpair broadcast_bytes_sent;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002744 u16 stats_counter;
2745 u16 reserved0;
2746 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747};
2748
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002749
2750/*
2751 * Common statistics collected by the Xstorm (per port)
2752 */
2753struct xstorm_common_stats {
2754 struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
2755};
2756
2757
2758/*
2759 * Protocol-common statistics collected by the Tstorm (per port)
2760 */
2761struct tstorm_per_port_stats {
2762 u32 mac_filter_discard;
2763 u32 xxoverflow_discard;
2764 u32 brb_truncate_discard;
2765 u32 mac_discard;
2766};
2767
2768
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002769/*
2770 * Protocol-common statistics collected by the Tstorm (per client)
2771 */
2772struct tstorm_per_client_stats {
2773 struct regpair total_rcv_bytes;
2774 struct regpair rcv_unicast_bytes;
2775 struct regpair rcv_broadcast_bytes;
2776 struct regpair rcv_multicast_bytes;
2777 struct regpair rcv_error_bytes;
2778 u32 checksum_discard;
2779 u32 packets_too_big_discard;
2780 u32 total_rcv_pkts;
2781 u32 rcv_unicast_pkts;
2782 u32 rcv_broadcast_pkts;
2783 u32 rcv_multicast_pkts;
2784 u32 no_buff_discard;
2785 u32 ttl0_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002786 u16 stats_counter;
2787 u16 reserved0;
2788 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002789};
2790
2791/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002792 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002793 */
2794struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002795 struct tstorm_per_port_stats port_statistics;
2796 struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797};
2798
2799/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00002800 * Protocol-common statistics collected by the Ustorm (per client)
2801 */
2802struct ustorm_per_client_stats {
2803 struct regpair ucast_no_buff_bytes;
2804 struct regpair mcast_no_buff_bytes;
2805 struct regpair bcast_no_buff_bytes;
2806 __le32 ucast_no_buff_pkts;
2807 __le32 mcast_no_buff_pkts;
2808 __le32 bcast_no_buff_pkts;
2809 __le16 stats_counter;
2810 __le16 reserved0;
2811};
2812
2813/*
2814 * Protocol-common statistics collected by the Ustorm
2815 */
2816struct ustorm_common_stats {
2817 struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
2818};
2819
2820/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002821 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002822 */
2823struct eth_stats_query {
2824 struct xstorm_common_stats xstorm_common;
2825 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00002826 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827};
2828
2829
2830/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002831 * per-vnic fairness variables
2832 */
2833struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002834 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002835 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
2836 u32 vn_credit_delta;
2837 u32 __reserved0;
2838};
2839
2840
2841/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002842 * FW version stored in the Xstorm RAM
2843 */
2844struct fw_version {
2845#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002846 u8 engineering;
2847 u8 revision;
2848 u8 minor;
2849 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002850#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002851 u8 major;
2852 u8 minor;
2853 u8 revision;
2854 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002855#endif
2856 u32 flags;
2857#define FW_VERSION_OPTIMIZED (0x1<<0)
2858#define FW_VERSION_OPTIMIZED_SHIFT 0
2859#define FW_VERSION_BIG_ENDIEN (0x1<<1)
2860#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002861#define FW_VERSION_CHIP_VERSION (0x3<<2)
2862#define FW_VERSION_CHIP_VERSION_SHIFT 2
2863#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
2864#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002865};
2866
2867
2868/*
2869 * FW version stored in first line of pram
2870 */
2871struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002872 u8 major;
2873 u8 minor;
2874 u8 revision;
2875 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002876 u8 flags;
2877#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
2878#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
2879#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
2880#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
2881#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
2882#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002883#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
2884#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
2885#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
2886#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
2887};
2888
2889
2890/*
2891 * a single rate shaping counter. can be used as protocol or vnic counter
2892 */
2893struct rate_shaping_counter {
2894 u32 quota;
2895#if defined(__BIG_ENDIAN)
2896 u16 __reserved0;
2897 u16 rate;
2898#elif defined(__LITTLE_ENDIAN)
2899 u16 rate;
2900 u16 __reserved0;
2901#endif
2902};
2903
2904
2905/*
2906 * per-vnic rate shaping variables
2907 */
2908struct rate_shaping_vars_per_vn {
2909 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
2910 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911};
2912
2913
2914/*
2915 * The send queue element
2916 */
2917struct slow_path_element {
2918 struct spe_hdr hdr;
2919 u8 protocol_data[8];
2920};
2921
2922
2923/*
2924 * eth/toe flags that indicate if to query
2925 */
2926struct stats_indication_flags {
2927 u32 collect_eth;
2928 u32 collect_toe;
2929};
2930
2931