blob: 88041e57887065add332ad5aa51a5421a554c3b4 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerdeeb16d2009-08-14 05:15:20 +000053#define DRV_VERSION "1.24"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemminger793b8832005-09-14 16:06:14 -070067#define TX_RING_SIZE 512
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_DEF_PENDING 128
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080069#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
72#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define TX_WATCHDOG (5 * HZ)
75#define NAPI_WEIGHT 64
76#define PHY_RETRIES 1000
77
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070078#define SKY2_EEPROM_MAGIC 0x9955aabb
79
80
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070081#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700100static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700254
255 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700256 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800257}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259static void sky2_power_aux(struct sky2_hw *hw)
260{
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275}
276
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700277static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278{
279 u16 reg;
280
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700294/* flow control to advertise bits */
295static const u16 copper_fc_adv[] = {
296 [FC_NONE] = 0,
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
300};
301
302/* flow control to advertise bits when using 1000BaseX */
303static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308};
309
310/* flow control to GMA disable bits */
311static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
315 [FC_BOTH] = 0,
316};
317
318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
320{
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700324 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
327
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700329 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
331
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
336 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
341 }
342
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700344 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700348
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
351 u16 spec;
352
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 } else {
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
361
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
364
Stephen Hemminger53419c62007-05-14 12:38:11 -0700365 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700366 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700368 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
371 }
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
376
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 }
379
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381
382 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 }
405
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700406 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 ct1000 = 0;
408 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700411 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700425
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700426 } else { /* special defines for FIBER (88E1040S only) */
427 if (sky2->advertising & ADVERTISED_1000baseT_Full)
428 adv |= PHY_M_AN_1000X_AFD;
429 if (sky2->advertising & ADVERTISED_1000baseT_Half)
430 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700431 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432
433 /* Restart Auto-negotiation */
434 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
435 } else {
436 /* forced speed/duplex settings */
437 ct1000 = PHY_M_1000C_MSE;
438
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700439 /* Disable auto update for duplex flow control and duplex */
440 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 switch (sky2->speed) {
443 case SPEED_1000:
444 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 case SPEED_100:
448 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 break;
451 }
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 if (sky2->duplex == DUPLEX_FULL) {
454 reg |= GM_GPCR_DUP_FULL;
455 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 } else if (sky2->speed < SPEED_1000)
457 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700458 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
461 if (sky2_is_copper(hw))
462 adv |= copper_fc_adv[sky2->flow_mode];
463 else
464 adv |= fiber_fc_adv[sky2->flow_mode];
465 } else {
466 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
469 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
472 else
473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700474 }
475
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476 gma_write16(hw, port, GM_GP_CTRL, reg);
477
Stephen Hemminger05745c42007-09-19 15:36:45 -0700478 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
480
481 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
482 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
483
484 /* Setup Phy LED's */
485 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
486 ledover = 0;
487
488 switch (hw->chip_id) {
489 case CHIP_ID_YUKON_FE:
490 /* on 88E3082 these bits are at 11..9 (shifted left) */
491 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
492
493 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
494
495 /* delete ACT LED control bits */
496 ctrl &= ~PHY_M_FELP_LED1_MSK;
497 /* change ACT LED control to blink mode */
498 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
499 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
500 break;
501
Stephen Hemminger05745c42007-09-19 15:36:45 -0700502 case CHIP_ID_YUKON_FE_P:
503 /* Enable Link Partner Next Page */
504 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
505 ctrl |= PHY_M_PC_ENA_LIP_NP;
506
507 /* disable Energy Detect and enable scrambler */
508 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
509 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
510
511 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
512 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
513 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
514 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
515
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700520 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
522 /* select page 3 to access LED control register */
523 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
524
525 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
527 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
528 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
529 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
530 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* set Polarity Control register */
533 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 (PHY_M_POLC_LS1_P_MIX(4) |
535 PHY_M_POLC_IS0_P_MIX(4) |
536 PHY_M_POLC_LOS_CTRL(2) |
537 PHY_M_POLC_INIT_CTRL(2) |
538 PHY_M_POLC_STA1_CTRL(2) |
539 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700542 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700543 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800544
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700545 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800546 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800547 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700548 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
549
550 /* select page 3 to access LED control register */
551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
552
553 /* set LED Function Control register */
554 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
555 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
556 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
557 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
558 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
559
560 /* set Blink Rate in LED Timer Control Register */
561 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
562 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
563 /* restore page register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
565 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566
567 default:
568 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
569 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 }
574
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700575 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
578
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, 0x18, 0xaa99);
581 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700583 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
584 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
585 gm_phy_write(hw, port, 0x18, 0xa204);
586 gm_phy_write(hw, port, 0x17, 0x2002);
587 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588
589 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700591 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
592 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
593 /* apply workaround for integrated resistors calibration */
594 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
595 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700596 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
597 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700601 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
602 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800603 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800604 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 }
606
607 if (ledover)
608 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700611
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700612 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700613 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
615 else
616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
617}
618
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700619static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
620static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
621
622static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623{
624 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemminger82637e82008-01-23 19:16:04 -0800626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800627 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700628 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700629
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700631 reg1 |= coma_mode[port];
632
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800633 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800634 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
635 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700636
637 if (hw->chip_id == CHIP_ID_YUKON_FE)
638 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
639 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
640 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700641}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700642
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
644{
645 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700646 u16 ctrl;
647
648 /* release GPHY Control reset */
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
650
651 /* release GMAC reset */
652 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
653
654 if (hw->flags & SKY2_HW_NEWER_PHY) {
655 /* select page 2 to access MAC control register */
656 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
657
658 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
659 /* allow GMII Power Down */
660 ctrl &= ~PHY_M_MAC_GMIF_PUP;
661 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
662
663 /* set page register back to 0 */
664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
665 }
666
667 /* setup General Purpose Control Register */
668 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700669 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
670 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
671 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700672
673 if (hw->chip_id != CHIP_ID_YUKON_EC) {
674 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200675 /* select page 2 to access MAC control register */
676 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700677
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200678 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679 /* enable Power Down */
680 ctrl |= PHY_M_PC_POW_D_ENA;
681 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200682
683 /* set page register back to 0 */
684 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700685 }
686
687 /* set IEEE compatible Power Down Mode (dev. #4.99) */
688 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
689 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700690
691 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
692 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700694 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
695 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700696}
697
Stephen Hemminger1b537562005-12-20 15:08:07 -0800698/* Force a renegotiation */
699static void sky2_phy_reinit(struct sky2_port *sky2)
700{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800701 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800702 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704}
705
Stephen Hemmingere3173832007-02-06 10:45:39 -0800706/* Put device in state to listen for Wake On Lan */
707static void sky2_wol_init(struct sky2_port *sky2)
708{
709 struct sky2_hw *hw = sky2->hw;
710 unsigned port = sky2->port;
711 enum flow_control save_mode;
712 u16 ctrl;
713 u32 reg1;
714
715 /* Bring hardware out of reset */
716 sky2_write16(hw, B0_CTST, CS_RST_CLR);
717 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
718
719 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
720 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
721
722 /* Force to 10/100
723 * sky2_reset will re-enable on resume
724 */
725 save_mode = sky2->flow_mode;
726 ctrl = sky2->advertising;
727
728 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
729 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700730
731 spin_lock_bh(&sky2->phy_lock);
732 sky2_phy_power_up(hw, port);
733 sky2_phy_init(hw, port);
734 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800735
736 sky2->flow_mode = save_mode;
737 sky2->advertising = ctrl;
738
739 /* Set GMAC to no flow control and auto update for speed/duplex */
740 gma_write16(hw, port, GM_GP_CTRL,
741 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
742 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
743
744 /* Set WOL address */
745 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
746 sky2->netdev->dev_addr, ETH_ALEN);
747
748 /* Turn on appropriate WOL control bits */
749 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
750 ctrl = 0;
751 if (sky2->wol & WAKE_PHY)
752 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
753 else
754 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
755
756 if (sky2->wol & WAKE_MAGIC)
757 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
758 else
759 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
760
761 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
762 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
763
764 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800765 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800766 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768
769 /* block receiver */
770 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
771
772}
773
Stephen Hemminger69161612007-06-04 17:23:26 -0700774static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
775{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700776 struct net_device *dev = hw->dev[port];
777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
779 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
780 hw->chip_id == CHIP_ID_YUKON_FE_P ||
781 hw->chip_id == CHIP_ID_YUKON_SUPR) {
782 /* Yukon-Extreme B0 and further Extreme devices */
783 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700784
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800785 if (dev->mtu <= ETH_DATA_LEN)
786 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
787 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700788
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800789 else
790 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
791 TX_JUMBO_ENA| TX_STFW_ENA);
792 } else {
793 if (dev->mtu <= ETH_DATA_LEN)
794 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
795 else {
796 /* set Tx GMAC FIFO Almost Empty Threshold */
797 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
798 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700799
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
801
802 /* Can't do offload because of lack of store/forward */
803 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
804 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700805 }
806}
807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
809{
810 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
811 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100812 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 int i;
814 const u8 *addr = hw->dev[port]->dev_addr;
815
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700816 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
817 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818
819 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
820
Stephen Hemminger793b8832005-09-14 16:06:14 -0700821 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 /* WA DEV_472 -- looks like crossed wires on port 2 */
823 /* clear GMAC 1 Control reset */
824 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
825 do {
826 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
827 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
828 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
829 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
830 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
831 }
832
Stephen Hemminger793b8832005-09-14 16:06:14 -0700833 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700835 /* Enable Transmit FIFO Underrun */
836 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
837
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800838 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700839 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800841 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842
843 /* MIB clear */
844 reg = gma_read16(hw, port, GM_PHY_ADDR);
845 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
846
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700847 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
848 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 gma_write16(hw, port, GM_PHY_ADDR, reg);
850
851 /* transmit control */
852 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
853
854 /* receive control reg: unicast + multicast + no FCS */
855 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700856 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857
858 /* transmit flow control */
859 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
860
861 /* transmit parameter */
862 gma_write16(hw, port, GM_TX_PARAM,
863 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
864 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
865 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
866 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
867
868 /* serial mode register */
869 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700870 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700871
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873 reg |= GM_SMOD_JUMBO_ENA;
874
875 gma_write16(hw, port, GM_SERIAL_MODE, reg);
876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 /* virtual address for data */
878 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
879
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880 /* physical address: used for pause frames */
881 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
882
883 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
885 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
886 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
887
888 /* Configure Rx MAC FIFO */
889 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100890 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700891 if (hw->chip_id == CHIP_ID_YUKON_EX ||
892 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100893 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700894
Al Viro25cccec2007-07-20 16:07:33 +0100895 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800897 if (hw->chip_id == CHIP_ID_YUKON_XL) {
898 /* Hardware errata - clear flush mask */
899 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
900 } else {
901 /* Flush Rx MAC FIFO on any flow control or error */
902 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
903 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800905 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700906 reg = RX_GMF_FL_THR_DEF + 1;
907 /* Another magic mystery workaround from sk98lin */
908 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
909 hw->chip_rev == CHIP_REV_YU_FE2_A0)
910 reg = 0x178;
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912
913 /* Configure Tx MAC FIFO */
914 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
915 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800916
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700917 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800918 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800919 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700921
Stephen Hemminger69161612007-06-04 17:23:26 -0700922 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800923 }
924
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800925 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
926 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
927 /* disable dynamic watermark */
928 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
929 reg &= ~TX_DYN_WM_ENA;
930 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
931 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932}
933
Stephen Hemminger67712902006-12-04 15:53:45 -0800934/* Assign Ram Buffer allocation to queue */
935static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936{
Stephen Hemminger67712902006-12-04 15:53:45 -0800937 u32 end;
938
939 /* convert from K bytes to qwords used for hw register */
940 start *= 1024/8;
941 space *= 1024/8;
942 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
945 sky2_write32(hw, RB_ADDR(q, RB_START), start);
946 sky2_write32(hw, RB_ADDR(q, RB_END), end);
947 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
948 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
949
950 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800951 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 /* On receive queue's set the thresholds
954 * give receiver priority when > 3/4 full
955 * send pause when down to 2K
956 */
957 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
958 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800960 tp = space - 2048/8;
961 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
962 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 } else {
964 /* Enable store & forward on Tx queue's because
965 * Tx FIFO is only 1K on Yukon
966 */
967 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
968 }
969
970 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700971 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972}
973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800975static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976{
977 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
978 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800980 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983/* Setup prefetch unit registers. This is the interface between
984 * hardware and driver list elements
985 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800986static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000987 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
990 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995
996 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997}
998
Mike McCormack9b289c32009-08-14 05:15:12 +0000999static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001000{
Mike McCormack9b289c32009-08-14 05:15:12 +00001001 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 *slot = RING_NEXT(*slot, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001004 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005 return le;
1006}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001008static void tx_init(struct sky2_port *sky2)
1009{
1010 struct sky2_tx_le *le;
1011
1012 sky2->tx_prod = sky2->tx_cons = 0;
1013 sky2->tx_tcpsum = 0;
1014 sky2->tx_last_mss = 0;
1015
Mike McCormack9b289c32009-08-14 05:15:12 +00001016 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001017 le->addr = 0;
1018 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001019 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001020}
1021
Stephen Hemminger291ea612006-09-26 11:57:41 -07001022static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1023 struct sky2_tx_le *le)
1024{
1025 return sky2->tx_ring + (le - sky2->tx_le);
1026}
1027
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001028/* Update chip's next pointer */
1029static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001031 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001032 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001033 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1034
1035 /* Synchronize I/O on since next processor may write to tail */
1036 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037}
1038
Stephen Hemminger793b8832005-09-14 16:06:14 -07001039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001040static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1041{
1042 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001043 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001044 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 return le;
1046}
1047
Stephen Hemminger14d02632006-09-26 11:57:43 -07001048/* Build description to hardware for one receive segment */
1049static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1050 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051{
1052 struct sky2_rx_le *le;
1053
Stephen Hemminger86c68872008-01-10 16:14:12 -08001054 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001056 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 le->opcode = OP_ADDR64 | HW_OWNER;
1058 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001059
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001061 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001062 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001063 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064}
1065
Stephen Hemminger14d02632006-09-26 11:57:43 -07001066/* Build description to hardware for one possibly fragmented skb */
1067static void sky2_rx_submit(struct sky2_port *sky2,
1068 const struct rx_ring_info *re)
1069{
1070 int i;
1071
1072 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1073
1074 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1075 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1076}
1077
1078
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001079static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001080 unsigned size)
1081{
1082 struct sk_buff *skb = re->skb;
1083 int i;
1084
1085 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001086 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1087 return -EIO;
1088
Stephen Hemminger14d02632006-09-26 11:57:43 -07001089 pci_unmap_len_set(re, data_size, size);
1090
1091 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1092 re->frag_addr[i] = pci_map_page(pdev,
1093 skb_shinfo(skb)->frags[i].page,
1094 skb_shinfo(skb)->frags[i].page_offset,
1095 skb_shinfo(skb)->frags[i].size,
1096 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001097 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001098}
1099
1100static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1101{
1102 struct sk_buff *skb = re->skb;
1103 int i;
1104
1105 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1106 PCI_DMA_FROMDEVICE);
1107
1108 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1109 pci_unmap_page(pdev, re->frag_addr[i],
1110 skb_shinfo(skb)->frags[i].size,
1111 PCI_DMA_FROMDEVICE);
1112}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001113
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001114/* Tell chip where to start receive checksum.
1115 * Actually has two checksums, but set both same to avoid possible byte
1116 * order problems.
1117 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001120 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001122 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1123 le->ctrl = 0;
1124 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001125
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001126 sky2_write32(sky2->hw,
1127 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001128 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1129 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130}
1131
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001132/*
1133 * The RX Stop command will not work for Yukon-2 if the BMU does not
1134 * reach the end of packet and since we can't make sure that we have
1135 * incoming data, we must reset the BMU while it is not doing a DMA
1136 * transfer. Since it is possible that the RX path is still active,
1137 * the RX RAM buffer will be stopped first, so any possible incoming
1138 * data will not trigger a DMA. After the RAM buffer is stopped, the
1139 * BMU is polled until any DMA in progress is ended and only then it
1140 * will be reset.
1141 */
1142static void sky2_rx_stop(struct sky2_port *sky2)
1143{
1144 struct sky2_hw *hw = sky2->hw;
1145 unsigned rxq = rxqaddr[sky2->port];
1146 int i;
1147
1148 /* disable the RAM Buffer receive queue */
1149 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1150
1151 for (i = 0; i < 0xffff; i++)
1152 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1153 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1154 goto stopped;
1155
1156 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1157 sky2->netdev->name);
1158stopped:
1159 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1160
1161 /* reset the Rx prefetch unit */
1162 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001163 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001164}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001166/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001167static void sky2_rx_clean(struct sky2_port *sky2)
1168{
1169 unsigned i;
1170
1171 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001172 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001173 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174
1175 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001176 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177 kfree_skb(re->skb);
1178 re->skb = NULL;
1179 }
1180 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001181 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182}
1183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001184/* Basic MII support */
1185static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1186{
1187 struct mii_ioctl_data *data = if_mii(ifr);
1188 struct sky2_port *sky2 = netdev_priv(dev);
1189 struct sky2_hw *hw = sky2->hw;
1190 int err = -EOPNOTSUPP;
1191
1192 if (!netif_running(dev))
1193 return -ENODEV; /* Phy still in reset */
1194
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001195 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001196 case SIOCGMIIPHY:
1197 data->phy_id = PHY_ADDR_MARV;
1198
1199 /* fallthru */
1200 case SIOCGMIIREG: {
1201 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001202
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001203 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001204 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001205 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001206
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001207 data->val_out = val;
1208 break;
1209 }
1210
1211 case SIOCSMIIREG:
1212 if (!capable(CAP_NET_ADMIN))
1213 return -EPERM;
1214
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001215 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001216 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1217 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001218 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001219 break;
1220 }
1221 return err;
1222}
1223
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001224#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001225static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001226{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001227 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001228 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1229 RX_VLAN_STRIP_ON);
1230 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1231 TX_VLAN_TAG_ON);
1232 } else {
1233 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1234 RX_VLAN_STRIP_OFF);
1235 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1236 TX_VLAN_TAG_OFF);
1237 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001238}
1239
1240static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1241{
1242 struct sky2_port *sky2 = netdev_priv(dev);
1243 struct sky2_hw *hw = sky2->hw;
1244 u16 port = sky2->port;
1245
1246 netif_tx_lock_bh(dev);
1247 napi_disable(&hw->napi);
1248
1249 sky2->vlgrp = grp;
1250 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001251
David S. Millerd1d08d12008-01-07 20:53:33 -08001252 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001253 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001254 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001255}
1256#endif
1257
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001258/* Amount of required worst case padding in rx buffer */
1259static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1260{
1261 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1262}
1263
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001265 * Allocate an skb for receiving. If the MTU is large enough
1266 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001267 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001268static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001269{
1270 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001271 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001272
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001273 skb = __skb_dequeue(&sky2->rx_recycle);
1274 if (!skb)
1275 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1276 + sky2_rx_pad(sky2->hw));
1277 if (!skb)
1278 goto nomem;
1279
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001280 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001281 unsigned char *start;
1282 /*
1283 * Workaround for a bug in FIFO that cause hang
1284 * if the FIFO if the receive buffer is not 64 byte aligned.
1285 * The buffer returned from netdev_alloc_skb is
1286 * aligned except if slab debugging is enabled.
1287 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001288 start = PTR_ALIGN(skb->data, 8);
1289 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001290 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001291 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292
1293 for (i = 0; i < sky2->rx_nfrags; i++) {
1294 struct page *page = alloc_page(GFP_ATOMIC);
1295
1296 if (!page)
1297 goto free_partial;
1298 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001299 }
1300
1301 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001302free_partial:
1303 kfree_skb(skb);
1304nomem:
1305 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001306}
1307
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001308static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1309{
1310 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1311}
1312
Stephen Hemminger82788c72006-01-17 13:43:10 -08001313/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001315 * Normal case this ends up creating one list element for skb
1316 * in the receive ring. Worst case if using large MTU and each
1317 * allocation falls on a different 64 bit region, that results
1318 * in 6 list elements per ring entry.
1319 * One element is used for checksum enable/disable, and one
1320 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001322static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001324 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001325 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001327 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001329 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001330 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001331
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001332 /* On PCI express lowering the watermark gives better performance */
1333 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1334 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1335
1336 /* These chips have no ram buffer?
1337 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001338 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001339 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1340 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001341 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001342
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001343 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1344
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001345 if (!(hw->flags & SKY2_HW_NEW_LE))
1346 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347
Stephen Hemminger14d02632006-09-26 11:57:43 -07001348 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001349 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350
1351 /* Stopping point for hardware truncation */
1352 thresh = (size - 8) / sizeof(u32);
1353
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001354 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1356
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001357 /* Compute residue after pages */
1358 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001359
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001360 /* Optimize to handle small packets and headers */
1361 if (size < copybreak)
1362 size = copybreak;
1363 if (size < ETH_HLEN)
1364 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365
Stephen Hemminger14d02632006-09-26 11:57:43 -07001366 sky2->rx_data_size = size;
1367
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001368 skb_queue_head_init(&sky2->rx_recycle);
1369
Stephen Hemminger14d02632006-09-26 11:57:43 -07001370 /* Fill Rx ring */
1371 for (i = 0; i < sky2->rx_pending; i++) {
1372 re = sky2->rx_ring + i;
1373
1374 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375 if (!re->skb)
1376 goto nomem;
1377
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001378 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1379 dev_kfree_skb(re->skb);
1380 re->skb = NULL;
1381 goto nomem;
1382 }
1383
Stephen Hemminger14d02632006-09-26 11:57:43 -07001384 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 }
1386
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001387 /*
1388 * The receiver hangs if it receives frames larger than the
1389 * packet buffer. As a workaround, truncate oversize frames, but
1390 * the register is limited to 9 bits, so if you do frames > 2052
1391 * you better get the MTU right!
1392 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001393 if (thresh > 0x1ff)
1394 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1395 else {
1396 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1397 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1398 }
1399
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001400 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001401 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 return 0;
1403nomem:
1404 sky2_rx_clean(sky2);
1405 return -ENOMEM;
1406}
1407
1408/* Bring up network interface. */
1409static int sky2_up(struct net_device *dev)
1410{
1411 struct sky2_port *sky2 = netdev_priv(dev);
1412 struct sky2_hw *hw = sky2->hw;
1413 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001414 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001415 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001416 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001418 /*
1419 * On dual port PCI-X card, there is an problem where status
1420 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001421 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001422 if (otherdev && netif_running(otherdev) &&
1423 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001424 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001425
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001426 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001427 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001428 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1429
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001430 }
1431
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001432 netif_carrier_off(dev);
1433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434 /* must be power of 2 */
1435 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 TX_RING_SIZE *
1437 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438 &sky2->tx_le_map);
1439 if (!sky2->tx_le)
1440 goto err_out;
1441
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001442 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443 GFP_KERNEL);
1444 if (!sky2->tx_ring)
1445 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001446
1447 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448
1449 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1450 &sky2->rx_le_map);
1451 if (!sky2->rx_le)
1452 goto err_out;
1453 memset(sky2->rx_le, 0, RX_LE_BYTES);
1454
Stephen Hemminger291ea612006-09-26 11:57:41 -07001455 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001456 GFP_KERNEL);
1457 if (!sky2->rx_ring)
1458 goto err_out;
1459
1460 sky2_mac_init(hw, port);
1461
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001462 /* Register is number of 4K blocks on internal RAM buffer. */
1463 ramsize = sky2_read8(hw, B2_E_0) * 4;
1464 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001465 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001467 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001468 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001469 if (ramsize < 16)
1470 rxspace = ramsize / 2;
1471 else
1472 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473
Stephen Hemminger67712902006-12-04 15:53:45 -08001474 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1475 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1476
1477 /* Make sure SyncQ is disabled */
1478 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1479 RB_RST_SET);
1480 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001482 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001483
Stephen Hemminger69161612007-06-04 17:23:26 -07001484 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1485 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1486 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1487
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001488 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001489 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1490 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001491 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001492
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1494 TX_RING_SIZE - 1);
1495
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001496#ifdef SKY2_VLAN_TAG_USED
1497 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1498#endif
1499
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001500 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001501 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001502 goto err_out;
1503
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001505 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001506 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001507 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001508 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001509
Alexey Dobriyana11da892009-01-30 13:45:31 -08001510 if (netif_msg_ifup(sky2))
1511 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 return 0;
1514
1515err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001516 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1518 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001519 sky2->rx_le = NULL;
1520 }
1521 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522 pci_free_consistent(hw->pdev,
1523 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1524 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001525 sky2->tx_le = NULL;
1526 }
1527 kfree(sky2->tx_ring);
1528 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529
Stephen Hemminger1b537562005-12-20 15:08:07 -08001530 sky2->tx_ring = NULL;
1531 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 return err;
1533}
1534
Stephen Hemminger793b8832005-09-14 16:06:14 -07001535/* Modular subtraction in ring */
1536static inline int tx_dist(unsigned tail, unsigned head)
1537{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001538 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001539}
1540
1541/* Number of list elements available for next tx */
1542static inline int tx_avail(const struct sky2_port *sky2)
1543{
1544 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1545}
1546
1547/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001548static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001549{
1550 unsigned count;
1551
1552 count = sizeof(dma_addr_t) / sizeof(u32);
1553 count += skb_shinfo(skb)->nr_frags * count;
1554
Herbert Xu89114af2006-07-08 13:34:32 -07001555 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 ++count;
1557
Patrick McHardy84fa7932006-08-29 16:44:56 -07001558 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001559 ++count;
1560
1561 return count;
1562}
1563
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 * Put one packet in ring for transmit.
1566 * A single packet can generate multiple list elements, and
1567 * the number of ring elements will probably be less than the number
1568 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1571{
1572 struct sky2_port *sky2 = netdev_priv(dev);
1573 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001574 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001575 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001576 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001578 u32 upper;
1579 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 u16 mss;
1581 u8 ctrl;
1582
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001583 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1584 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 len = skb_headlen(skb);
1587 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001589 if (pci_dma_mapping_error(hw->pdev, mapping))
1590 goto mapping_error;
1591
Mike McCormack9b289c32009-08-14 05:15:12 +00001592 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001593 if (unlikely(netif_msg_tx_queued(sky2)))
1594 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001595 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001596
Stephen Hemminger86c68872008-01-10 16:14:12 -08001597 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001598 upper = upper_32_bits(mapping);
1599 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001600 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001601 le->addr = cpu_to_le32(upper);
1602 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001603 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001605
1606 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001607 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001608 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001609
1610 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001611 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612
Stephen Hemminger69161612007-06-04 17:23:26 -07001613 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001614 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001615 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001616
1617 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001618 le->opcode = OP_MSS | HW_OWNER;
1619 else
1620 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001621 sky2->tx_last_mss = mss;
1622 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623 }
1624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001626#ifdef SKY2_VLAN_TAG_USED
1627 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1628 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1629 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001630 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001631 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001632 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001633 } else
1634 le->opcode |= OP_VLAN;
1635 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1636 ctrl |= INS_VLAN;
1637 }
1638#endif
1639
1640 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001641 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001642 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001643 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001644 ctrl |= CALSUM; /* auto checksum */
1645 else {
1646 const unsigned offset = skb_transport_offset(skb);
1647 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001648
Stephen Hemminger69161612007-06-04 17:23:26 -07001649 tcpsum = offset << 16; /* sum start */
1650 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651
Stephen Hemminger69161612007-06-04 17:23:26 -07001652 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1653 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1654 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 if (tcpsum != sky2->tx_tcpsum) {
1657 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001658
Mike McCormack9b289c32009-08-14 05:15:12 +00001659 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001660 le->addr = cpu_to_le32(tcpsum);
1661 le->length = 0; /* initial checksum value */
1662 le->ctrl = 1; /* one packet */
1663 le->opcode = OP_TCPLISW | HW_OWNER;
1664 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001665 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 }
1667
Mike McCormack9b289c32009-08-14 05:15:12 +00001668 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001669 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670 le->length = cpu_to_le16(len);
1671 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001672 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673
Stephen Hemminger291ea612006-09-26 11:57:41 -07001674 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001676 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001677 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678
1679 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001680 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681
1682 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1683 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001684
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001685 if (pci_dma_mapping_error(hw->pdev, mapping))
1686 goto mapping_unwind;
1687
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001688 upper = upper_32_bits(mapping);
1689 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001690 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001691 le->addr = cpu_to_le32(upper);
1692 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694 }
1695
Mike McCormack9b289c32009-08-14 05:15:12 +00001696 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001697 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 le->length = cpu_to_le16(frag->size);
1699 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001700 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701
Stephen Hemminger291ea612006-09-26 11:57:41 -07001702 re = tx_le_re(sky2, le);
1703 re->skb = skb;
1704 pci_unmap_addr_set(re, mapaddr, mapping);
1705 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001706 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 le->ctrl |= EOP;
1709
Mike McCormack9b289c32009-08-14 05:15:12 +00001710 sky2->tx_prod = slot;
1711
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001712 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1713 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001714
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001715 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001718
1719mapping_unwind:
Mike McCormack9b289c32009-08-14 05:15:12 +00001720 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001721 le = sky2->tx_le + i;
1722 re = sky2->tx_ring + i;
1723
1724 switch(le->opcode & ~HW_OWNER) {
1725 case OP_LARGESEND:
1726 case OP_PACKET:
1727 pci_unmap_single(hw->pdev,
1728 pci_unmap_addr(re, mapaddr),
1729 pci_unmap_len(re, maplen),
1730 PCI_DMA_TODEVICE);
1731 break;
1732 case OP_BUFFER:
1733 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1734 pci_unmap_len(re, maplen),
1735 PCI_DMA_TODEVICE);
1736 break;
1737 }
1738 }
1739
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001740mapping_error:
1741 if (net_ratelimit())
1742 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1743 dev_kfree_skb(skb);
1744 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745}
1746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 * Free ring elements from starting at tx_cons until "done"
1749 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001750 * NB:
1751 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001752 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001753 * 2. This may run in parallel start_xmit because the it only
1754 * looks at the tail of the queue of FIFO (tx_cons), not
1755 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001757static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001760 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001761 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001762
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001763 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001764
Stephen Hemminger291ea612006-09-26 11:57:41 -07001765 for (idx = sky2->tx_cons; idx != done;
1766 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1767 struct sky2_tx_le *le = sky2->tx_le + idx;
1768 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769
Stephen Hemminger291ea612006-09-26 11:57:41 -07001770 switch(le->opcode & ~HW_OWNER) {
1771 case OP_LARGESEND:
1772 case OP_PACKET:
1773 pci_unmap_single(pdev,
1774 pci_unmap_addr(re, mapaddr),
1775 pci_unmap_len(re, maplen),
1776 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001777 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001778 case OP_BUFFER:
1779 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1780 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001781 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001782 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783 }
1784
Stephen Hemminger291ea612006-09-26 11:57:41 -07001785 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001786 struct sk_buff *skb = re->skb;
1787
Stephen Hemminger291ea612006-09-26 11:57:41 -07001788 if (unlikely(netif_msg_tx_done(sky2)))
1789 printk(KERN_DEBUG "%s: tx done %u\n",
1790 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001791
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001792 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001793 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001794
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001795 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1796 && skb_recycle_check(skb, sky2->rx_data_size
1797 + sky2_rx_pad(sky2->hw)))
1798 __skb_queue_head(&sky2->rx_recycle, skb);
1799 else
1800 dev_kfree_skb_any(skb);
1801
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001802 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001803 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001805
Stephen Hemminger291ea612006-09-26 11:57:41 -07001806 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001807 smp_mb();
1808
Stephen Hemminger22e11702006-07-12 15:23:48 -07001809 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001811}
1812
Mike McCormack264bb4f2009-08-14 05:15:14 +00001813static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001814{
Mike McCormacka5109962009-08-14 05:15:13 +00001815 /* Disable Force Sync bit and Enable Alloc bit */
1816 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1817 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1818
1819 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1820 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1821 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1822
1823 /* Reset the PCI FIFO of the async Tx queue */
1824 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1825 BMU_RST_SET | BMU_FIFO_RST);
1826
1827 /* Reset the Tx prefetch units */
1828 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1829 PREF_UNIT_RST_SET);
1830
1831 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1832 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1833}
1834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835/* Network shutdown */
1836static int sky2_down(struct net_device *dev)
1837{
1838 struct sky2_port *sky2 = netdev_priv(dev);
1839 struct sky2_hw *hw = sky2->hw;
1840 unsigned port = sky2->port;
1841 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001842 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843
Stephen Hemminger1b537562005-12-20 15:08:07 -08001844 /* Never really got started! */
1845 if (!sky2->tx_le)
1846 return 0;
1847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001848 if (netif_msg_ifdown(sky2))
1849 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1850
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001851 /* Force flow control off */
1852 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854 /* Stop transmitter */
1855 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1856 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1857
1858 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860
1861 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001862 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1864
1865 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1866
1867 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1869 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001873
Stephen Hemminger6c835042009-06-17 07:30:35 +00001874 /* Force any delayed status interrrupt and NAPI */
1875 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1876 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1877 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1878 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1879
Mike McCormacka947a392009-07-21 20:57:56 -07001880 sky2_rx_stop(sky2);
1881
1882 /* Disable port IRQ */
1883 imask = sky2_read32(hw, B0_IMSK);
1884 imask &= ~portirq_msk[port];
1885 sky2_write32(hw, B0_IMSK, imask);
1886 sky2_read32(hw, B0_IMSK);
1887
Stephen Hemminger6c835042009-06-17 07:30:35 +00001888 synchronize_irq(hw->pdev->irq);
1889 napi_synchronize(&hw->napi);
1890
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001891 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001892 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001893 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001894
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001895 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001896 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1897
Mike McCormack264bb4f2009-08-14 05:15:14 +00001898 sky2_tx_reset(hw, port);
1899
Stephen Hemminger481cea42009-08-14 15:33:19 -07001900 /* Free any pending frames stuck in HW queue */
1901 sky2_tx_complete(sky2, sky2->tx_prod);
1902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903 sky2_rx_clean(sky2);
1904
1905 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1906 sky2->rx_le, sky2->rx_le_map);
1907 kfree(sky2->rx_ring);
1908
1909 pci_free_consistent(hw->pdev,
1910 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1911 sky2->tx_le, sky2->tx_le_map);
1912 kfree(sky2->tx_ring);
1913
Stephen Hemminger1b537562005-12-20 15:08:07 -08001914 sky2->tx_le = NULL;
1915 sky2->rx_le = NULL;
1916
1917 sky2->rx_ring = NULL;
1918 sky2->tx_ring = NULL;
1919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920 return 0;
1921}
1922
1923static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1924{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001925 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 return SPEED_1000;
1927
Stephen Hemminger05745c42007-09-19 15:36:45 -07001928 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1929 if (aux & PHY_M_PS_SPEED_100)
1930 return SPEED_100;
1931 else
1932 return SPEED_10;
1933 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934
1935 switch (aux & PHY_M_PS_SPEED_MSK) {
1936 case PHY_M_PS_SPEED_1000:
1937 return SPEED_1000;
1938 case PHY_M_PS_SPEED_100:
1939 return SPEED_100;
1940 default:
1941 return SPEED_10;
1942 }
1943}
1944
1945static void sky2_link_up(struct sky2_port *sky2)
1946{
1947 struct sky2_hw *hw = sky2->hw;
1948 unsigned port = sky2->port;
1949 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001950 static const char *fc_name[] = {
1951 [FC_NONE] = "none",
1952 [FC_TX] = "tx",
1953 [FC_RX] = "rx",
1954 [FC_BOTH] = "both",
1955 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001958 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1960 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961
1962 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1963
1964 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965
Stephen Hemminger75e80682007-09-19 15:36:46 -07001966 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001969 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1971
1972 if (netif_msg_link(sky2))
1973 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001974 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975 sky2->netdev->name, sky2->speed,
1976 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001977 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978}
1979
1980static void sky2_link_down(struct sky2_port *sky2)
1981{
1982 struct sky2_hw *hw = sky2->hw;
1983 unsigned port = sky2->port;
1984 u16 reg;
1985
1986 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1987
1988 reg = gma_read16(hw, port, GM_GP_CTRL);
1989 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1990 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993
1994 /* Turn on link LED */
1995 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1996
1997 if (netif_msg_link(sky2))
1998 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 sky2_phy_init(hw, port);
2001}
2002
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002003static enum flow_control sky2_flow(int rx, int tx)
2004{
2005 if (rx)
2006 return tx ? FC_BOTH : FC_RX;
2007 else
2008 return tx ? FC_TX : FC_NONE;
2009}
2010
Stephen Hemminger793b8832005-09-14 16:06:14 -07002011static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2012{
2013 struct sky2_hw *hw = sky2->hw;
2014 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002015 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002016
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002017 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002019 if (lpa & PHY_M_AN_RF) {
2020 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2021 return -1;
2022 }
2023
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2025 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2026 sky2->netdev->name);
2027 return -1;
2028 }
2029
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002031 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002032
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002033 /* Since the pause result bits seem to in different positions on
2034 * different chips. look at registers.
2035 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002036 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002037 /* Shift for bits in fiber PHY */
2038 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2039 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002040
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002041 if (advert & ADVERTISE_1000XPAUSE)
2042 advert |= ADVERTISE_PAUSE_CAP;
2043 if (advert & ADVERTISE_1000XPSE_ASYM)
2044 advert |= ADVERTISE_PAUSE_ASYM;
2045 if (lpa & LPA_1000XPAUSE)
2046 lpa |= LPA_PAUSE_CAP;
2047 if (lpa & LPA_1000XPAUSE_ASYM)
2048 lpa |= LPA_PAUSE_ASYM;
2049 }
2050
2051 sky2->flow_status = FC_NONE;
2052 if (advert & ADVERTISE_PAUSE_CAP) {
2053 if (lpa & LPA_PAUSE_CAP)
2054 sky2->flow_status = FC_BOTH;
2055 else if (advert & ADVERTISE_PAUSE_ASYM)
2056 sky2->flow_status = FC_RX;
2057 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2058 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2059 sky2->flow_status = FC_TX;
2060 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002061
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002062 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002063 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002064 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002065
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002066 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2068 else
2069 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2070
2071 return 0;
2072}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002074/* Interrupt from PHY */
2075static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002077 struct net_device *dev = hw->dev[port];
2078 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 u16 istatus, phystat;
2080
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002081 if (!netif_running(dev))
2082 return;
2083
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002084 spin_lock(&sky2->phy_lock);
2085 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2086 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2087
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002088 if (netif_msg_intr(sky2))
2089 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2090 sky2->netdev->name, istatus, phystat);
2091
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002092 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002095 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096 }
2097
Stephen Hemminger793b8832005-09-14 16:06:14 -07002098 if (istatus & PHY_M_IS_LSP_CHANGE)
2099 sky2->speed = sky2_phy_speed(hw, phystat);
2100
2101 if (istatus & PHY_M_IS_DUP_CHANGE)
2102 sky2->duplex =
2103 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2104
2105 if (istatus & PHY_M_IS_LST_CHANGE) {
2106 if (phystat & PHY_M_PS_LINK_UP)
2107 sky2_link_up(sky2);
2108 else
2109 sky2_link_down(sky2);
2110 }
2111out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002112 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113}
2114
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002115/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002116 * and tx queue is full (stopped).
2117 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118static void sky2_tx_timeout(struct net_device *dev)
2119{
2120 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002121 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122
2123 if (netif_msg_timer(sky2))
2124 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2125
Stephen Hemminger8f246642006-03-20 15:48:21 -08002126 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002127 dev->name, sky2->tx_cons, sky2->tx_prod,
2128 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2129 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002130
Stephen Hemminger81906792007-02-15 16:40:33 -08002131 /* can't restart safely under softirq */
2132 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133}
2134
2135static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2136{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002137 struct sky2_port *sky2 = netdev_priv(dev);
2138 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002139 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002140 int err;
2141 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002142 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143
2144 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2145 return -EINVAL;
2146
Stephen Hemminger05745c42007-09-19 15:36:45 -07002147 if (new_mtu > ETH_DATA_LEN &&
2148 (hw->chip_id == CHIP_ID_YUKON_FE ||
2149 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002150 return -EINVAL;
2151
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002152 if (!netif_running(dev)) {
2153 dev->mtu = new_mtu;
2154 return 0;
2155 }
2156
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002157 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002158 sky2_write32(hw, B0_IMSK, 0);
2159
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002160 dev->trans_start = jiffies; /* prevent tx timeout */
2161 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002162 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002163
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002164 synchronize_irq(hw->pdev->irq);
2165
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002166 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002167 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002168
2169 ctl = gma_read16(hw, port, GM_GP_CTRL);
2170 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002171 sky2_rx_stop(sky2);
2172 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173
2174 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002175
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002176 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2177 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002179 if (dev->mtu > ETH_DATA_LEN)
2180 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002182 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002183
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002184 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002185
2186 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002187 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002188
David S. Millerd1d08d12008-01-07 20:53:33 -08002189 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002190 napi_enable(&hw->napi);
2191
Stephen Hemminger1b537562005-12-20 15:08:07 -08002192 if (err)
2193 dev_close(dev);
2194 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002195 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002196
Stephen Hemminger1b537562005-12-20 15:08:07 -08002197 netif_wake_queue(dev);
2198 }
2199
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200 return err;
2201}
2202
Stephen Hemminger14d02632006-09-26 11:57:43 -07002203/* For small just reuse existing skb for next receive */
2204static struct sk_buff *receive_copy(struct sky2_port *sky2,
2205 const struct rx_ring_info *re,
2206 unsigned length)
2207{
2208 struct sk_buff *skb;
2209
2210 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2211 if (likely(skb)) {
2212 skb_reserve(skb, 2);
2213 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2214 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002215 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002216 skb->ip_summed = re->skb->ip_summed;
2217 skb->csum = re->skb->csum;
2218 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2219 length, PCI_DMA_FROMDEVICE);
2220 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002221 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002222 }
2223 return skb;
2224}
2225
2226/* Adjust length of skb with fragments to match received data */
2227static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2228 unsigned int length)
2229{
2230 int i, num_frags;
2231 unsigned int size;
2232
2233 /* put header into skb */
2234 size = min(length, hdr_space);
2235 skb->tail += size;
2236 skb->len += size;
2237 length -= size;
2238
2239 num_frags = skb_shinfo(skb)->nr_frags;
2240 for (i = 0; i < num_frags; i++) {
2241 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2242
2243 if (length == 0) {
2244 /* don't need this page */
2245 __free_page(frag->page);
2246 --skb_shinfo(skb)->nr_frags;
2247 } else {
2248 size = min(length, (unsigned) PAGE_SIZE);
2249
2250 frag->size = size;
2251 skb->data_len += size;
2252 skb->truesize += size;
2253 skb->len += size;
2254 length -= size;
2255 }
2256 }
2257}
2258
2259/* Normal packet - take skb from ring element and put in a new one */
2260static struct sk_buff *receive_new(struct sky2_port *sky2,
2261 struct rx_ring_info *re,
2262 unsigned int length)
2263{
2264 struct sk_buff *skb, *nskb;
2265 unsigned hdr_space = sky2->rx_data_size;
2266
Stephen Hemminger14d02632006-09-26 11:57:43 -07002267 /* Don't be tricky about reusing pages (yet) */
2268 nskb = sky2_rx_alloc(sky2);
2269 if (unlikely(!nskb))
2270 return NULL;
2271
2272 skb = re->skb;
2273 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2274
2275 prefetch(skb->data);
2276 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002277 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2278 dev_kfree_skb(nskb);
2279 re->skb = skb;
2280 return NULL;
2281 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002282
2283 if (skb_shinfo(skb)->nr_frags)
2284 skb_put_frags(skb, hdr_space, length);
2285 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002286 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002287 return skb;
2288}
2289
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290/*
2291 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002292 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002294static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295 u16 length, u32 status)
2296{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002297 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002298 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002299 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002300 u16 count = (status & GMR_FS_LEN) >> 16;
2301
2302#ifdef SKY2_VLAN_TAG_USED
2303 /* Account for vlan tag */
2304 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2305 count -= VLAN_HLEN;
2306#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307
2308 if (unlikely(netif_msg_rx_status(sky2)))
2309 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002310 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311
Stephen Hemminger793b8832005-09-14 16:06:14 -07002312 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002313 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002315 /* This chip has hardware problems that generates bogus status.
2316 * So do only marginal checking and expect higher level protocols
2317 * to handle crap frames.
2318 */
2319 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2320 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2321 length != count)
2322 goto okay;
2323
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002324 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325 goto error;
2326
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002327 if (!(status & GMR_FS_RX_OK))
2328 goto resubmit;
2329
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002330 /* if length reported by DMA does not match PHY, packet was truncated */
2331 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002332 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002333
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002334okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002335 if (length < copybreak)
2336 skb = receive_copy(sky2, re, length);
2337 else
2338 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002339resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002340 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002341
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002342 return skb;
2343
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002344len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002345 /* Truncation of overlength packets
2346 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002347 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002348 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002349 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2350 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002351 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002354 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002355 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002356 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002357 goto resubmit;
2358 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002359
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002360 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002362 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002363
2364 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002365 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002367 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002369 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002370
Stephen Hemminger793b8832005-09-14 16:06:14 -07002371 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372}
2373
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002374/* Transmit complete */
2375static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002376{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002377 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002378
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002379 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002380 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381}
2382
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002383static inline void sky2_skb_rx(const struct sky2_port *sky2,
2384 u32 status, struct sk_buff *skb)
2385{
2386#ifdef SKY2_VLAN_TAG_USED
2387 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2388 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2389 if (skb->ip_summed == CHECKSUM_NONE)
2390 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2391 else
2392 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2393 vlan_tag, skb);
2394 return;
2395 }
2396#endif
2397 if (skb->ip_summed == CHECKSUM_NONE)
2398 netif_receive_skb(skb);
2399 else
2400 napi_gro_receive(&sky2->hw->napi, skb);
2401}
2402
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002403static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2404 unsigned packets, unsigned bytes)
2405{
2406 if (packets) {
2407 struct net_device *dev = hw->dev[port];
2408
2409 dev->stats.rx_packets += packets;
2410 dev->stats.rx_bytes += bytes;
2411 dev->last_rx = jiffies;
2412 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2413 }
2414}
2415
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002416/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002417static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002419 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002420 unsigned int total_bytes[2] = { 0 };
2421 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002423 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002424 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002425 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002426 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002427 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002428 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 u32 status;
2431 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002432 u8 opcode = le->opcode;
2433
2434 if (!(opcode & HW_OWNER))
2435 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002436
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002437 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002438
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002439 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002440 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002441 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002442 length = le16_to_cpu(le->length);
2443 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002445 le->opcode = 0;
2446 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002448 total_packets[port]++;
2449 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002450 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002451 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002452 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002453 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002454 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002455
Stephen Hemminger69161612007-06-04 17:23:26 -07002456 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002457 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002458 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002459 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2460 (le->css & CSS_TCPUDPCSOK))
2461 skb->ip_summed = CHECKSUM_UNNECESSARY;
2462 else
2463 skb->ip_summed = CHECKSUM_NONE;
2464 }
2465
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002466 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002467
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002468 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002469
Stephen Hemminger22e11702006-07-12 15:23:48 -07002470 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002471 if (++work_done >= to_do)
2472 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473 break;
2474
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002475#ifdef SKY2_VLAN_TAG_USED
2476 case OP_RXVLAN:
2477 sky2->rx_tag = length;
2478 break;
2479
2480 case OP_RXCHKSVLAN:
2481 sky2->rx_tag = length;
2482 /* fall through */
2483#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002484 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002485 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002486 break;
2487
Stephen Hemminger05745c42007-09-19 15:36:45 -07002488 /* If this happens then driver assuming wrong format */
2489 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2490 if (net_ratelimit())
2491 printk(KERN_NOTICE "%s: unexpected"
2492 " checksum status\n",
2493 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002494 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002495 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002496
Stephen Hemminger87418302007-03-08 12:42:30 -08002497 /* Both checksum counters are programmed to start at
2498 * the same offset, so unless there is a problem they
2499 * should match. This failure is an early indication that
2500 * hardware receive checksumming won't work.
2501 */
2502 if (likely(status >> 16 == (status & 0xffff))) {
2503 skb = sky2->rx_ring[sky2->rx_next].skb;
2504 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002505 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002506 } else {
2507 printk(KERN_NOTICE PFX "%s: hardware receive "
2508 "checksum problem (status = %#x)\n",
2509 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002510 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2511
Stephen Hemminger87418302007-03-08 12:42:30 -08002512 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002513 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002514 BMU_DIS_RX_CHKSUM);
2515 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516 break;
2517
2518 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002519 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002520 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2521 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002522 if (hw->dev[1])
2523 sky2_tx_done(hw->dev[1],
2524 ((status >> 24) & 0xff)
2525 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526 break;
2527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528 default:
2529 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002530 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002531 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002533 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002535 /* Fully processed status ring so clear irq */
2536 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2537
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002538exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002539 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2540 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002541
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002542 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543}
2544
2545static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2546{
2547 struct net_device *dev = hw->dev[port];
2548
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002549 if (net_ratelimit())
2550 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2551 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552
2553 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002554 if (net_ratelimit())
2555 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2556 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557 /* Clear IRQ */
2558 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2559 }
2560
2561 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002562 if (net_ratelimit())
2563 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2564 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565
2566 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2567 }
2568
2569 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002570 if (net_ratelimit())
2571 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2573 }
2574
2575 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002576 if (net_ratelimit())
2577 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2579 }
2580
2581 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002582 if (net_ratelimit())
2583 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2584 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2586 }
2587}
2588
2589static void sky2_hw_intr(struct sky2_hw *hw)
2590{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002591 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002593 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2594
2595 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
Stephen Hemminger793b8832005-09-14 16:06:14 -07002597 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599
2600 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002601 u16 pci_err;
2602
Stephen Hemminger82637e82008-01-23 19:16:04 -08002603 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002604 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002605 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002606 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002607 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002609 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002610 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002611 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612 }
2613
2614 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002615 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002616 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617
Stephen Hemminger82637e82008-01-23 19:16:04 -08002618 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002619 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2620 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2621 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002622 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002623 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002624
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002625 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627 }
2628
2629 if (status & Y2_HWE_L1_MASK)
2630 sky2_hw_error(hw, 0, status);
2631 status >>= 8;
2632 if (status & Y2_HWE_L1_MASK)
2633 sky2_hw_error(hw, 1, status);
2634}
2635
2636static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2637{
2638 struct net_device *dev = hw->dev[port];
2639 struct sky2_port *sky2 = netdev_priv(dev);
2640 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2641
2642 if (netif_msg_intr(sky2))
2643 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2644 dev->name, status);
2645
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002646 if (status & GM_IS_RX_CO_OV)
2647 gma_read16(hw, port, GM_RX_IRQ_SRC);
2648
2649 if (status & GM_IS_TX_CO_OV)
2650 gma_read16(hw, port, GM_TX_IRQ_SRC);
2651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002653 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2655 }
2656
2657 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002658 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2660 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002661}
2662
Stephen Hemminger40b01722007-04-11 14:47:59 -07002663/* This should never happen it is a bug. */
2664static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2665 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002666{
2667 struct net_device *dev = hw->dev[port];
2668 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002669 unsigned idx;
2670 const u64 *le = (q == Q_R1 || q == Q_R2)
2671 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002672
Stephen Hemminger40b01722007-04-11 14:47:59 -07002673 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2674 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2675 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2676 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002677
Stephen Hemminger40b01722007-04-11 14:47:59 -07002678 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002679}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002680
Stephen Hemminger75e80682007-09-19 15:36:46 -07002681static int sky2_rx_hung(struct net_device *dev)
2682{
2683 struct sky2_port *sky2 = netdev_priv(dev);
2684 struct sky2_hw *hw = sky2->hw;
2685 unsigned port = sky2->port;
2686 unsigned rxq = rxqaddr[port];
2687 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2688 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2689 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2690 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2691
2692 /* If idle and MAC or PCI is stuck */
2693 if (sky2->check.last == dev->last_rx &&
2694 ((mac_rp == sky2->check.mac_rp &&
2695 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2696 /* Check if the PCI RX hang */
2697 (fifo_rp == sky2->check.fifo_rp &&
2698 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2699 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2700 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2701 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2702 return 1;
2703 } else {
2704 sky2->check.last = dev->last_rx;
2705 sky2->check.mac_rp = mac_rp;
2706 sky2->check.mac_lev = mac_lev;
2707 sky2->check.fifo_rp = fifo_rp;
2708 sky2->check.fifo_lev = fifo_lev;
2709 return 0;
2710 }
2711}
2712
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002713static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002714{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002715 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002716
Stephen Hemminger75e80682007-09-19 15:36:46 -07002717 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002718 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002719 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002720 } else {
2721 int i, active = 0;
2722
2723 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002724 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002725 if (!netif_running(dev))
2726 continue;
2727 ++active;
2728
2729 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002730 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002731 sky2_rx_hung(dev)) {
2732 pr_info(PFX "%s: receiver hang detected\n",
2733 dev->name);
2734 schedule_work(&hw->restart_work);
2735 return;
2736 }
2737 }
2738
2739 if (active == 0)
2740 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002741 }
2742
Stephen Hemminger75e80682007-09-19 15:36:46 -07002743 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002744}
2745
Stephen Hemminger40b01722007-04-11 14:47:59 -07002746/* Hardware/software error handling */
2747static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002749 if (net_ratelimit())
2750 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002752 if (status & Y2_IS_HW_ERR)
2753 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002755 if (status & Y2_IS_IRQ_MAC1)
2756 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002758 if (status & Y2_IS_IRQ_MAC2)
2759 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002760
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002761 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002762 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002763
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002764 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002765 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002766
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002767 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002768 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002769
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002770 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002771 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2772}
2773
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002774static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002775{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002776 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002777 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002778 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002779 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002780
2781 if (unlikely(status & Y2_IS_ERROR))
2782 sky2_err_intr(hw, status);
2783
2784 if (status & Y2_IS_IRQ_PHY1)
2785 sky2_phy_intr(hw, 0);
2786
2787 if (status & Y2_IS_IRQ_PHY2)
2788 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789
Stephen Hemminger26691832007-10-11 18:31:13 -07002790 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2791 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002792
David S. Miller6f535762007-10-11 18:08:29 -07002793 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002794 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002795 }
David S. Miller6f535762007-10-11 18:08:29 -07002796
Stephen Hemminger26691832007-10-11 18:31:13 -07002797 napi_complete(napi);
2798 sky2_read32(hw, B0_Y2_SP_LISR);
2799done:
2800
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002801 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002802}
2803
David Howells7d12e782006-10-05 14:55:46 +01002804static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002805{
2806 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002807 u32 status;
2808
2809 /* Reading this mask interrupts as side effect */
2810 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2811 if (status == 0 || status == ~0)
2812 return IRQ_NONE;
2813
2814 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002815
2816 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818 return IRQ_HANDLED;
2819}
2820
2821#ifdef CONFIG_NET_POLL_CONTROLLER
2822static void sky2_netpoll(struct net_device *dev)
2823{
2824 struct sky2_port *sky2 = netdev_priv(dev);
2825
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002826 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827}
2828#endif
2829
2830/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002831static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002835 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002836 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002837 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002838 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002839 return 125;
2840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002842 return 100;
2843
2844 case CHIP_ID_YUKON_FE_P:
2845 return 50;
2846
2847 case CHIP_ID_YUKON_XL:
2848 return 156;
2849
2850 default:
2851 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852 }
2853}
2854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2856{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002857 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858}
2859
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002860static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2861{
2862 return clk / sky2_mhz(hw);
2863}
2864
2865
Stephen Hemmingere3173832007-02-06 10:45:39 -08002866static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002867{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002868 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002870 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002871 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002872
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002874
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002876 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2877
2878 switch(hw->chip_id) {
2879 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002880 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002881 break;
2882
2883 case CHIP_ID_YUKON_EC_U:
2884 hw->flags = SKY2_HW_GIGABIT
2885 | SKY2_HW_NEWER_PHY
2886 | SKY2_HW_ADV_POWER_CTL;
2887 break;
2888
2889 case CHIP_ID_YUKON_EX:
2890 hw->flags = SKY2_HW_GIGABIT
2891 | SKY2_HW_NEWER_PHY
2892 | SKY2_HW_NEW_LE
2893 | SKY2_HW_ADV_POWER_CTL;
2894
2895 /* New transmit checksum */
2896 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2897 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2898 break;
2899
2900 case CHIP_ID_YUKON_EC:
2901 /* This rev is really old, and requires untested workarounds */
2902 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2903 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2904 return -EOPNOTSUPP;
2905 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002906 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002907 break;
2908
2909 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002910 break;
2911
Stephen Hemminger05745c42007-09-19 15:36:45 -07002912 case CHIP_ID_YUKON_FE_P:
2913 hw->flags = SKY2_HW_NEWER_PHY
2914 | SKY2_HW_NEW_LE
2915 | SKY2_HW_AUTO_TX_SUM
2916 | SKY2_HW_ADV_POWER_CTL;
2917 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002918
2919 case CHIP_ID_YUKON_SUPR:
2920 hw->flags = SKY2_HW_GIGABIT
2921 | SKY2_HW_NEWER_PHY
2922 | SKY2_HW_NEW_LE
2923 | SKY2_HW_AUTO_TX_SUM
2924 | SKY2_HW_ADV_POWER_CTL;
2925 break;
2926
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002927 case CHIP_ID_YUKON_UL_2:
2928 hw->flags = SKY2_HW_GIGABIT
2929 | SKY2_HW_ADV_POWER_CTL;
2930 break;
2931
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002932 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002933 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2934 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935 return -EOPNOTSUPP;
2936 }
2937
Stephen Hemmingere3173832007-02-06 10:45:39 -08002938 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002939 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2940 hw->flags |= SKY2_HW_FIBRE_PHY;
2941
Stephen Hemmingere3173832007-02-06 10:45:39 -08002942 hw->ports = 1;
2943 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2944 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2945 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2946 ++hw->ports;
2947 }
2948
2949 return 0;
2950}
2951
2952static void sky2_reset(struct sky2_hw *hw)
2953{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002954 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002955 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002956 int i, cap;
2957 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002960 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2961 status = sky2_read16(hw, HCU_CCSR);
2962 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2963 HCU_CCSR_UC_STATE_MSK);
2964 sky2_write16(hw, HCU_CCSR, status);
2965 } else
2966 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2967 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968
2969 /* do a SW reset */
2970 sky2_write8(hw, B0_CTST, CS_RST_SET);
2971 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2972
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002973 /* allow writes to PCI config */
2974 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002977 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002978 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002979 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980
2981 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2982
Stephen Hemminger555382c2007-08-29 12:58:14 -07002983 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2984 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002985 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2986 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002987
Stephen Hemminger555382c2007-08-29 12:58:14 -07002988 /* If error bit is stuck on ignore it */
2989 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2990 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002991 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002992 hwe_mask |= Y2_IS_PCI_EXP;
2993 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002995 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002996 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997
2998 for (i = 0; i < hw->ports; i++) {
2999 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3000 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003001
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003002 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3003 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003004 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3005 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3006 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007 }
3008
Stephen Hemminger793b8832005-09-14 16:06:14 -07003009 /* Clear I2C IRQ noise */
3010 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
3012 /* turn off hardware timer (unused) */
3013 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3014 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003016 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3017
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003018 /* Turn off descriptor polling */
3019 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020
3021 /* Turn off receive timestamp */
3022 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003023 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024
3025 /* enable the Tx Arbiters */
3026 for (i = 0; i < hw->ports; i++)
3027 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3028
3029 /* Initialize ram interface */
3030 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003031 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032
3033 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3034 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3035 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3036 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3037 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3038 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3039 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3040 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3041 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3042 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3043 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3044 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3045 }
3046
Stephen Hemminger555382c2007-08-29 12:58:14 -07003047 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003050 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052 memset(hw->st_le, 0, STATUS_LE_BYTES);
3053 hw->st_idx = 0;
3054
3055 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3056 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3057
3058 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003059 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060
3061 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003062 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003064 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3065 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003067 /* set Status-FIFO ISR watermark */
3068 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3069 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3070 else
3071 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003073 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003074 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3075 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076
Stephen Hemminger793b8832005-09-14 16:06:14 -07003077 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3079
3080 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3081 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3082 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003083}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003085/* Take device down (offline).
3086 * Equivalent to doing dev_stop() but this does not
3087 * inform upper layers of the transistion.
3088 */
3089static void sky2_detach(struct net_device *dev)
3090{
3091 if (netif_running(dev)) {
3092 netif_device_detach(dev); /* stop txq */
3093 sky2_down(dev);
3094 }
3095}
3096
3097/* Bring device back after doing sky2_detach */
3098static int sky2_reattach(struct net_device *dev)
3099{
3100 int err = 0;
3101
3102 if (netif_running(dev)) {
3103 err = sky2_up(dev);
3104 if (err) {
3105 printk(KERN_INFO PFX "%s: could not restart %d\n",
3106 dev->name, err);
3107 dev_close(dev);
3108 } else {
3109 netif_device_attach(dev);
3110 sky2_set_multicast(dev);
3111 }
3112 }
3113
3114 return err;
3115}
3116
Stephen Hemminger81906792007-02-15 16:40:33 -08003117static void sky2_restart(struct work_struct *work)
3118{
3119 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003120 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003121
Stephen Hemminger81906792007-02-15 16:40:33 -08003122 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003123 for (i = 0; i < hw->ports; i++)
3124 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003125
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003126 napi_disable(&hw->napi);
3127 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003128 sky2_reset(hw);
3129 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003130 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003131
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003132 for (i = 0; i < hw->ports; i++)
3133 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003134
Stephen Hemminger81906792007-02-15 16:40:33 -08003135 rtnl_unlock();
3136}
3137
Stephen Hemmingere3173832007-02-06 10:45:39 -08003138static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3139{
3140 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3141}
3142
3143static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3144{
3145 const struct sky2_port *sky2 = netdev_priv(dev);
3146
3147 wol->supported = sky2_wol_supported(sky2->hw);
3148 wol->wolopts = sky2->wol;
3149}
3150
3151static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3152{
3153 struct sky2_port *sky2 = netdev_priv(dev);
3154 struct sky2_hw *hw = sky2->hw;
3155
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003156 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3157 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003158 return -EOPNOTSUPP;
3159
3160 sky2->wol = wol->wolopts;
3161
Stephen Hemminger05745c42007-09-19 15:36:45 -07003162 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3163 hw->chip_id == CHIP_ID_YUKON_EX ||
3164 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003165 sky2_write32(hw, B0_CTST, sky2->wol
3166 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3167
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003168 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3169
Stephen Hemmingere3173832007-02-06 10:45:39 -08003170 if (!netif_running(dev))
3171 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172 return 0;
3173}
3174
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003175static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003176{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003177 if (sky2_is_copper(hw)) {
3178 u32 modes = SUPPORTED_10baseT_Half
3179 | SUPPORTED_10baseT_Full
3180 | SUPPORTED_100baseT_Half
3181 | SUPPORTED_100baseT_Full
3182 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003184 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003186 | SUPPORTED_1000baseT_Full;
3187 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003189 return SUPPORTED_1000baseT_Half
3190 | SUPPORTED_1000baseT_Full
3191 | SUPPORTED_Autoneg
3192 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193}
3194
Stephen Hemminger793b8832005-09-14 16:06:14 -07003195static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196{
3197 struct sky2_port *sky2 = netdev_priv(dev);
3198 struct sky2_hw *hw = sky2->hw;
3199
3200 ecmd->transceiver = XCVR_INTERNAL;
3201 ecmd->supported = sky2_supported_modes(hw);
3202 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003203 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003205 ecmd->speed = sky2->speed;
3206 } else {
3207 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003208 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003209 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
3211 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003212 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3213 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214 ecmd->duplex = sky2->duplex;
3215 return 0;
3216}
3217
3218static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3219{
3220 struct sky2_port *sky2 = netdev_priv(dev);
3221 const struct sky2_hw *hw = sky2->hw;
3222 u32 supported = sky2_supported_modes(hw);
3223
3224 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003225 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226 ecmd->advertising = supported;
3227 sky2->duplex = -1;
3228 sky2->speed = -1;
3229 } else {
3230 u32 setting;
3231
Stephen Hemminger793b8832005-09-14 16:06:14 -07003232 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233 case SPEED_1000:
3234 if (ecmd->duplex == DUPLEX_FULL)
3235 setting = SUPPORTED_1000baseT_Full;
3236 else if (ecmd->duplex == DUPLEX_HALF)
3237 setting = SUPPORTED_1000baseT_Half;
3238 else
3239 return -EINVAL;
3240 break;
3241 case SPEED_100:
3242 if (ecmd->duplex == DUPLEX_FULL)
3243 setting = SUPPORTED_100baseT_Full;
3244 else if (ecmd->duplex == DUPLEX_HALF)
3245 setting = SUPPORTED_100baseT_Half;
3246 else
3247 return -EINVAL;
3248 break;
3249
3250 case SPEED_10:
3251 if (ecmd->duplex == DUPLEX_FULL)
3252 setting = SUPPORTED_10baseT_Full;
3253 else if (ecmd->duplex == DUPLEX_HALF)
3254 setting = SUPPORTED_10baseT_Half;
3255 else
3256 return -EINVAL;
3257 break;
3258 default:
3259 return -EINVAL;
3260 }
3261
3262 if ((setting & supported) == 0)
3263 return -EINVAL;
3264
3265 sky2->speed = ecmd->speed;
3266 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003267 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 }
3269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 sky2->advertising = ecmd->advertising;
3271
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003272 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003273 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003274 sky2_set_multicast(dev);
3275 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276
3277 return 0;
3278}
3279
3280static void sky2_get_drvinfo(struct net_device *dev,
3281 struct ethtool_drvinfo *info)
3282{
3283 struct sky2_port *sky2 = netdev_priv(dev);
3284
3285 strcpy(info->driver, DRV_NAME);
3286 strcpy(info->version, DRV_VERSION);
3287 strcpy(info->fw_version, "N/A");
3288 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3289}
3290
3291static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003292 char name[ETH_GSTRING_LEN];
3293 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294} sky2_stats[] = {
3295 { "tx_bytes", GM_TXO_OK_HI },
3296 { "rx_bytes", GM_RXO_OK_HI },
3297 { "tx_broadcast", GM_TXF_BC_OK },
3298 { "rx_broadcast", GM_RXF_BC_OK },
3299 { "tx_multicast", GM_TXF_MC_OK },
3300 { "rx_multicast", GM_RXF_MC_OK },
3301 { "tx_unicast", GM_TXF_UC_OK },
3302 { "rx_unicast", GM_RXF_UC_OK },
3303 { "tx_mac_pause", GM_TXF_MPAUSE },
3304 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003305 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 { "late_collision",GM_TXF_LAT_COL },
3307 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003308 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003310
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003311 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003313 { "rx_64_byte_packets", GM_RXF_64B },
3314 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3315 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3316 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3317 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3318 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3319 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003321 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3322 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003323 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003324
3325 { "tx_64_byte_packets", GM_TXF_64B },
3326 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3327 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3328 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3329 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3330 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3331 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3332 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333};
3334
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335static u32 sky2_get_rx_csum(struct net_device *dev)
3336{
3337 struct sky2_port *sky2 = netdev_priv(dev);
3338
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003339 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340}
3341
3342static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3343{
3344 struct sky2_port *sky2 = netdev_priv(dev);
3345
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003346 if (data)
3347 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3348 else
3349 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003350
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3352 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3353
3354 return 0;
3355}
3356
3357static u32 sky2_get_msglevel(struct net_device *netdev)
3358{
3359 struct sky2_port *sky2 = netdev_priv(netdev);
3360 return sky2->msg_enable;
3361}
3362
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003363static int sky2_nway_reset(struct net_device *dev)
3364{
3365 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003366
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003367 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003368 return -EINVAL;
3369
Stephen Hemminger1b537562005-12-20 15:08:07 -08003370 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003371 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003372
3373 return 0;
3374}
3375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377{
3378 struct sky2_hw *hw = sky2->hw;
3379 unsigned port = sky2->port;
3380 int i;
3381
3382 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003385 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3389}
3390
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3392{
3393 struct sky2_port *sky2 = netdev_priv(netdev);
3394 sky2->msg_enable = value;
3395}
3396
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003397static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003399 switch (sset) {
3400 case ETH_SS_STATS:
3401 return ARRAY_SIZE(sky2_stats);
3402 default:
3403 return -EOPNOTSUPP;
3404 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405}
3406
3407static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003408 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409{
3410 struct sky2_port *sky2 = netdev_priv(dev);
3411
Stephen Hemminger793b8832005-09-14 16:06:14 -07003412 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413}
3414
Stephen Hemminger793b8832005-09-14 16:06:14 -07003415static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416{
3417 int i;
3418
3419 switch (stringset) {
3420 case ETH_SS_STATS:
3421 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3422 memcpy(data + i * ETH_GSTRING_LEN,
3423 sky2_stats[i].name, ETH_GSTRING_LEN);
3424 break;
3425 }
3426}
3427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428static int sky2_set_mac_address(struct net_device *dev, void *p)
3429{
3430 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003431 struct sky2_hw *hw = sky2->hw;
3432 unsigned port = sky2->port;
3433 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434
3435 if (!is_valid_ether_addr(addr->sa_data))
3436 return -EADDRNOTAVAIL;
3437
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003439 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003441 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003443
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003444 /* virtual address for data */
3445 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3446
3447 /* physical address: used for pause frames */
3448 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003449
3450 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451}
3452
Stephen Hemmingera052b522006-10-17 10:24:23 -07003453static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3454{
3455 u32 bit;
3456
3457 bit = ether_crc(ETH_ALEN, addr) & 63;
3458 filter[bit >> 3] |= 1 << (bit & 7);
3459}
3460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003461static void sky2_set_multicast(struct net_device *dev)
3462{
3463 struct sky2_port *sky2 = netdev_priv(dev);
3464 struct sky2_hw *hw = sky2->hw;
3465 unsigned port = sky2->port;
3466 struct dev_mc_list *list = dev->mc_list;
3467 u16 reg;
3468 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003469 int rx_pause;
3470 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003471
Stephen Hemmingera052b522006-10-17 10:24:23 -07003472 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473 memset(filter, 0, sizeof(filter));
3474
3475 reg = gma_read16(hw, port, GM_RX_CTRL);
3476 reg |= GM_RXCR_UCF_ENA;
3477
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003478 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003480 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003481 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003482 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483 reg &= ~GM_RXCR_MCF_ENA;
3484 else {
3485 int i;
3486 reg |= GM_RXCR_MCF_ENA;
3487
Stephen Hemmingera052b522006-10-17 10:24:23 -07003488 if (rx_pause)
3489 sky2_add_filter(filter, pause_mc_addr);
3490
3491 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3492 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493 }
3494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003495 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003496 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003497 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003498 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003499 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003500 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003501 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003502 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003503
3504 gma_write16(hw, port, GM_RX_CTRL, reg);
3505}
3506
3507/* Can have one global because blinking is controlled by
3508 * ethtool and that is always under RTNL mutex
3509 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003510static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003511{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003512 struct sky2_hw *hw = sky2->hw;
3513 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003514
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003515 spin_lock_bh(&sky2->phy_lock);
3516 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3517 hw->chip_id == CHIP_ID_YUKON_EX ||
3518 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3519 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3521 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003522
3523 switch (mode) {
3524 case MO_LED_OFF:
3525 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3526 PHY_M_LEDC_LOS_CTRL(8) |
3527 PHY_M_LEDC_INIT_CTRL(8) |
3528 PHY_M_LEDC_STA1_CTRL(8) |
3529 PHY_M_LEDC_STA0_CTRL(8));
3530 break;
3531 case MO_LED_ON:
3532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3533 PHY_M_LEDC_LOS_CTRL(9) |
3534 PHY_M_LEDC_INIT_CTRL(9) |
3535 PHY_M_LEDC_STA1_CTRL(9) |
3536 PHY_M_LEDC_STA0_CTRL(9));
3537 break;
3538 case MO_LED_BLINK:
3539 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3540 PHY_M_LEDC_LOS_CTRL(0xa) |
3541 PHY_M_LEDC_INIT_CTRL(0xa) |
3542 PHY_M_LEDC_STA1_CTRL(0xa) |
3543 PHY_M_LEDC_STA0_CTRL(0xa));
3544 break;
3545 case MO_LED_NORM:
3546 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3547 PHY_M_LEDC_LOS_CTRL(1) |
3548 PHY_M_LEDC_INIT_CTRL(8) |
3549 PHY_M_LEDC_STA1_CTRL(7) |
3550 PHY_M_LEDC_STA0_CTRL(7));
3551 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003552
3553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003554 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003555 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003556 PHY_M_LED_MO_DUP(mode) |
3557 PHY_M_LED_MO_10(mode) |
3558 PHY_M_LED_MO_100(mode) |
3559 PHY_M_LED_MO_1000(mode) |
3560 PHY_M_LED_MO_RX(mode) |
3561 PHY_M_LED_MO_TX(mode));
3562
3563 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003564}
3565
3566/* blink LED's for finding board */
3567static int sky2_phys_id(struct net_device *dev, u32 data)
3568{
3569 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003570 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003572 if (data == 0)
3573 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003574
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003575 for (i = 0; i < data; i++) {
3576 sky2_led(sky2, MO_LED_ON);
3577 if (msleep_interruptible(500))
3578 break;
3579 sky2_led(sky2, MO_LED_OFF);
3580 if (msleep_interruptible(500))
3581 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003582 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003583 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003584
3585 return 0;
3586}
3587
3588static void sky2_get_pauseparam(struct net_device *dev,
3589 struct ethtool_pauseparam *ecmd)
3590{
3591 struct sky2_port *sky2 = netdev_priv(dev);
3592
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003593 switch (sky2->flow_mode) {
3594 case FC_NONE:
3595 ecmd->tx_pause = ecmd->rx_pause = 0;
3596 break;
3597 case FC_TX:
3598 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3599 break;
3600 case FC_RX:
3601 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3602 break;
3603 case FC_BOTH:
3604 ecmd->tx_pause = ecmd->rx_pause = 1;
3605 }
3606
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003607 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3608 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609}
3610
3611static int sky2_set_pauseparam(struct net_device *dev,
3612 struct ethtool_pauseparam *ecmd)
3613{
3614 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003616 if (ecmd->autoneg == AUTONEG_ENABLE)
3617 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3618 else
3619 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3620
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003621 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003623 if (netif_running(dev))
3624 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003625
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003626 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003627}
3628
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003629static int sky2_get_coalesce(struct net_device *dev,
3630 struct ethtool_coalesce *ecmd)
3631{
3632 struct sky2_port *sky2 = netdev_priv(dev);
3633 struct sky2_hw *hw = sky2->hw;
3634
3635 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3636 ecmd->tx_coalesce_usecs = 0;
3637 else {
3638 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3639 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3640 }
3641 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3642
3643 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3644 ecmd->rx_coalesce_usecs = 0;
3645 else {
3646 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3647 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3648 }
3649 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3650
3651 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3652 ecmd->rx_coalesce_usecs_irq = 0;
3653 else {
3654 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3655 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3656 }
3657
3658 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3659
3660 return 0;
3661}
3662
3663/* Note: this affect both ports */
3664static int sky2_set_coalesce(struct net_device *dev,
3665 struct ethtool_coalesce *ecmd)
3666{
3667 struct sky2_port *sky2 = netdev_priv(dev);
3668 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003669 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003670
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003671 if (ecmd->tx_coalesce_usecs > tmax ||
3672 ecmd->rx_coalesce_usecs > tmax ||
3673 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003674 return -EINVAL;
3675
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003676 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003677 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003678 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003679 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003680 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003681 return -EINVAL;
3682
3683 if (ecmd->tx_coalesce_usecs == 0)
3684 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3685 else {
3686 sky2_write32(hw, STAT_TX_TIMER_INI,
3687 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3688 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3689 }
3690 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3691
3692 if (ecmd->rx_coalesce_usecs == 0)
3693 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3694 else {
3695 sky2_write32(hw, STAT_LEV_TIMER_INI,
3696 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3697 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3698 }
3699 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3700
3701 if (ecmd->rx_coalesce_usecs_irq == 0)
3702 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3703 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003704 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003705 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3706 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3707 }
3708 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3709 return 0;
3710}
3711
Stephen Hemminger793b8832005-09-14 16:06:14 -07003712static void sky2_get_ringparam(struct net_device *dev,
3713 struct ethtool_ringparam *ering)
3714{
3715 struct sky2_port *sky2 = netdev_priv(dev);
3716
3717 ering->rx_max_pending = RX_MAX_PENDING;
3718 ering->rx_mini_max_pending = 0;
3719 ering->rx_jumbo_max_pending = 0;
3720 ering->tx_max_pending = TX_RING_SIZE - 1;
3721
3722 ering->rx_pending = sky2->rx_pending;
3723 ering->rx_mini_pending = 0;
3724 ering->rx_jumbo_pending = 0;
3725 ering->tx_pending = sky2->tx_pending;
3726}
3727
3728static int sky2_set_ringparam(struct net_device *dev,
3729 struct ethtool_ringparam *ering)
3730{
3731 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732
3733 if (ering->rx_pending > RX_MAX_PENDING ||
3734 ering->rx_pending < 8 ||
3735 ering->tx_pending < MAX_SKB_TX_LE ||
3736 ering->tx_pending > TX_RING_SIZE - 1)
3737 return -EINVAL;
3738
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003739 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003740
3741 sky2->rx_pending = ering->rx_pending;
3742 sky2->tx_pending = ering->tx_pending;
3743
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003744 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003745}
3746
Stephen Hemminger793b8832005-09-14 16:06:14 -07003747static int sky2_get_regs_len(struct net_device *dev)
3748{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003749 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003750}
3751
3752/*
3753 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003754 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003755 */
3756static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3757 void *p)
3758{
3759 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003760 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003761 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003762
3763 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003764
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003765 for (b = 0; b < 128; b++) {
3766 /* This complicated switch statement is to make sure and
3767 * only access regions that are unreserved.
3768 * Some blocks are only valid on dual port cards.
3769 * and block 3 has some special diagnostic registers that
3770 * are poison.
3771 */
3772 switch (b) {
3773 case 3:
3774 /* skip diagnostic ram region */
3775 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3776 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003777
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003778 /* dual port cards only */
3779 case 5: /* Tx Arbiter 2 */
3780 case 9: /* RX2 */
3781 case 14 ... 15: /* TX2 */
3782 case 17: case 19: /* Ram Buffer 2 */
3783 case 22 ... 23: /* Tx Ram Buffer 2 */
3784 case 25: /* Rx MAC Fifo 1 */
3785 case 27: /* Tx MAC Fifo 2 */
3786 case 31: /* GPHY 2 */
3787 case 40 ... 47: /* Pattern Ram 2 */
3788 case 52: case 54: /* TCP Segmentation 2 */
3789 case 112 ... 116: /* GMAC 2 */
3790 if (sky2->hw->ports == 1)
3791 goto reserved;
3792 /* fall through */
3793 case 0: /* Control */
3794 case 2: /* Mac address */
3795 case 4: /* Tx Arbiter 1 */
3796 case 7: /* PCI express reg */
3797 case 8: /* RX1 */
3798 case 12 ... 13: /* TX1 */
3799 case 16: case 18:/* Rx Ram Buffer 1 */
3800 case 20 ... 21: /* Tx Ram Buffer 1 */
3801 case 24: /* Rx MAC Fifo 1 */
3802 case 26: /* Tx MAC Fifo 1 */
3803 case 28 ... 29: /* Descriptor and status unit */
3804 case 30: /* GPHY 1*/
3805 case 32 ... 39: /* Pattern Ram 1 */
3806 case 48: case 50: /* TCP Segmentation 1 */
3807 case 56 ... 60: /* PCI space */
3808 case 80 ... 84: /* GMAC 1 */
3809 memcpy_fromio(p, io, 128);
3810 break;
3811 default:
3812reserved:
3813 memset(p, 0, 128);
3814 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003815
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003816 p += 128;
3817 io += 128;
3818 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003819}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003821/* In order to do Jumbo packets on these chips, need to turn off the
3822 * transmit store/forward. Therefore checksum offload won't work.
3823 */
3824static int no_tx_offload(struct net_device *dev)
3825{
3826 const struct sky2_port *sky2 = netdev_priv(dev);
3827 const struct sky2_hw *hw = sky2->hw;
3828
Stephen Hemminger69161612007-06-04 17:23:26 -07003829 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003830}
3831
3832static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3833{
3834 if (data && no_tx_offload(dev))
3835 return -EINVAL;
3836
3837 return ethtool_op_set_tx_csum(dev, data);
3838}
3839
3840
3841static int sky2_set_tso(struct net_device *dev, u32 data)
3842{
3843 if (data && no_tx_offload(dev))
3844 return -EINVAL;
3845
3846 return ethtool_op_set_tso(dev, data);
3847}
3848
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003849static int sky2_get_eeprom_len(struct net_device *dev)
3850{
3851 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003852 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003853 u16 reg2;
3854
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003855 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003856 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3857}
3858
Stephen Hemminger14132352008-08-27 20:46:26 -07003859static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003860{
Stephen Hemminger14132352008-08-27 20:46:26 -07003861 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003862
Stephen Hemminger14132352008-08-27 20:46:26 -07003863 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3864 /* Can take up to 10.6 ms for write */
3865 if (time_after(jiffies, start + HZ/4)) {
3866 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3867 return -ETIMEDOUT;
3868 }
3869 mdelay(1);
3870 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003871
Stephen Hemminger14132352008-08-27 20:46:26 -07003872 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003873}
3874
Stephen Hemminger14132352008-08-27 20:46:26 -07003875static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3876 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003877{
Stephen Hemminger14132352008-08-27 20:46:26 -07003878 int rc = 0;
3879
3880 while (length > 0) {
3881 u32 val;
3882
3883 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3884 rc = sky2_vpd_wait(hw, cap, 0);
3885 if (rc)
3886 break;
3887
3888 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3889
3890 memcpy(data, &val, min(sizeof(val), length));
3891 offset += sizeof(u32);
3892 data += sizeof(u32);
3893 length -= sizeof(u32);
3894 }
3895
3896 return rc;
3897}
3898
3899static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3900 u16 offset, unsigned int length)
3901{
3902 unsigned int i;
3903 int rc = 0;
3904
3905 for (i = 0; i < length; i += sizeof(u32)) {
3906 u32 val = *(u32 *)(data + i);
3907
3908 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3909 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3910
3911 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3912 if (rc)
3913 break;
3914 }
3915 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003916}
3917
3918static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3919 u8 *data)
3920{
3921 struct sky2_port *sky2 = netdev_priv(dev);
3922 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003923
3924 if (!cap)
3925 return -EINVAL;
3926
3927 eeprom->magic = SKY2_EEPROM_MAGIC;
3928
Stephen Hemminger14132352008-08-27 20:46:26 -07003929 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003930}
3931
3932static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3933 u8 *data)
3934{
3935 struct sky2_port *sky2 = netdev_priv(dev);
3936 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003937
3938 if (!cap)
3939 return -EINVAL;
3940
3941 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3942 return -EINVAL;
3943
Stephen Hemminger14132352008-08-27 20:46:26 -07003944 /* Partial writes not supported */
3945 if ((eeprom->offset & 3) || (eeprom->len & 3))
3946 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003947
Stephen Hemminger14132352008-08-27 20:46:26 -07003948 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003949}
3950
3951
Jeff Garzik7282d492006-09-13 14:30:00 -04003952static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003953 .get_settings = sky2_get_settings,
3954 .set_settings = sky2_set_settings,
3955 .get_drvinfo = sky2_get_drvinfo,
3956 .get_wol = sky2_get_wol,
3957 .set_wol = sky2_set_wol,
3958 .get_msglevel = sky2_get_msglevel,
3959 .set_msglevel = sky2_set_msglevel,
3960 .nway_reset = sky2_nway_reset,
3961 .get_regs_len = sky2_get_regs_len,
3962 .get_regs = sky2_get_regs,
3963 .get_link = ethtool_op_get_link,
3964 .get_eeprom_len = sky2_get_eeprom_len,
3965 .get_eeprom = sky2_get_eeprom,
3966 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003967 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003968 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003969 .set_tso = sky2_set_tso,
3970 .get_rx_csum = sky2_get_rx_csum,
3971 .set_rx_csum = sky2_set_rx_csum,
3972 .get_strings = sky2_get_strings,
3973 .get_coalesce = sky2_get_coalesce,
3974 .set_coalesce = sky2_set_coalesce,
3975 .get_ringparam = sky2_get_ringparam,
3976 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003977 .get_pauseparam = sky2_get_pauseparam,
3978 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003979 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003980 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003981 .get_ethtool_stats = sky2_get_ethtool_stats,
3982};
3983
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003984#ifdef CONFIG_SKY2_DEBUG
3985
3986static struct dentry *sky2_debug;
3987
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003988
3989/*
3990 * Read and parse the first part of Vital Product Data
3991 */
3992#define VPD_SIZE 128
3993#define VPD_MAGIC 0x82
3994
3995static const struct vpd_tag {
3996 char tag[2];
3997 char *label;
3998} vpd_tags[] = {
3999 { "PN", "Part Number" },
4000 { "EC", "Engineering Level" },
4001 { "MN", "Manufacturer" },
4002 { "SN", "Serial Number" },
4003 { "YA", "Asset Tag" },
4004 { "VL", "First Error Log Message" },
4005 { "VF", "Second Error Log Message" },
4006 { "VB", "Boot Agent ROM Configuration" },
4007 { "VE", "EFI UNDI Configuration" },
4008};
4009
4010static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4011{
4012 size_t vpd_size;
4013 loff_t offs;
4014 u8 len;
4015 unsigned char *buf;
4016 u16 reg2;
4017
4018 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4019 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4020
4021 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4022 buf = kmalloc(vpd_size, GFP_KERNEL);
4023 if (!buf) {
4024 seq_puts(seq, "no memory!\n");
4025 return;
4026 }
4027
4028 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4029 seq_puts(seq, "VPD read failed\n");
4030 goto out;
4031 }
4032
4033 if (buf[0] != VPD_MAGIC) {
4034 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4035 goto out;
4036 }
4037 len = buf[1];
4038 if (len == 0 || len > vpd_size - 4) {
4039 seq_printf(seq, "Invalid id length: %d\n", len);
4040 goto out;
4041 }
4042
4043 seq_printf(seq, "%.*s\n", len, buf + 3);
4044 offs = len + 3;
4045
4046 while (offs < vpd_size - 4) {
4047 int i;
4048
4049 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4050 break;
4051 len = buf[offs + 2];
4052 if (offs + len + 3 >= vpd_size)
4053 break;
4054
4055 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4056 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4057 seq_printf(seq, " %s: %.*s\n",
4058 vpd_tags[i].label, len, buf + offs + 3);
4059 break;
4060 }
4061 }
4062 offs += len + 3;
4063 }
4064out:
4065 kfree(buf);
4066}
4067
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004068static int sky2_debug_show(struct seq_file *seq, void *v)
4069{
4070 struct net_device *dev = seq->private;
4071 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004072 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004073 unsigned port = sky2->port;
4074 unsigned idx, last;
4075 int sop;
4076
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004077 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004078
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004079 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004080 sky2_read32(hw, B0_ISRC),
4081 sky2_read32(hw, B0_IMSK),
4082 sky2_read32(hw, B0_Y2_SP_ICR));
4083
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004084 if (!netif_running(dev)) {
4085 seq_printf(seq, "network not running\n");
4086 return 0;
4087 }
4088
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004089 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004090 last = sky2_read16(hw, STAT_PUT_IDX);
4091
4092 if (hw->st_idx == last)
4093 seq_puts(seq, "Status ring (empty)\n");
4094 else {
4095 seq_puts(seq, "Status ring\n");
4096 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4097 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4098 const struct sky2_status_le *le = hw->st_le + idx;
4099 seq_printf(seq, "[%d] %#x %d %#x\n",
4100 idx, le->opcode, le->length, le->status);
4101 }
4102 seq_puts(seq, "\n");
4103 }
4104
4105 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4106 sky2->tx_cons, sky2->tx_prod,
4107 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4108 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4109
4110 /* Dump contents of tx ring */
4111 sop = 1;
4112 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4113 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4114 const struct sky2_tx_le *le = sky2->tx_le + idx;
4115 u32 a = le32_to_cpu(le->addr);
4116
4117 if (sop)
4118 seq_printf(seq, "%u:", idx);
4119 sop = 0;
4120
4121 switch(le->opcode & ~HW_OWNER) {
4122 case OP_ADDR64:
4123 seq_printf(seq, " %#x:", a);
4124 break;
4125 case OP_LRGLEN:
4126 seq_printf(seq, " mtu=%d", a);
4127 break;
4128 case OP_VLAN:
4129 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4130 break;
4131 case OP_TCPLISW:
4132 seq_printf(seq, " csum=%#x", a);
4133 break;
4134 case OP_LARGESEND:
4135 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4136 break;
4137 case OP_PACKET:
4138 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4139 break;
4140 case OP_BUFFER:
4141 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4142 break;
4143 default:
4144 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4145 a, le16_to_cpu(le->length));
4146 }
4147
4148 if (le->ctrl & EOP) {
4149 seq_putc(seq, '\n');
4150 sop = 1;
4151 }
4152 }
4153
4154 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4155 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004156 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004157 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4158
David S. Millerd1d08d12008-01-07 20:53:33 -08004159 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004160 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004161 return 0;
4162}
4163
4164static int sky2_debug_open(struct inode *inode, struct file *file)
4165{
4166 return single_open(file, sky2_debug_show, inode->i_private);
4167}
4168
4169static const struct file_operations sky2_debug_fops = {
4170 .owner = THIS_MODULE,
4171 .open = sky2_debug_open,
4172 .read = seq_read,
4173 .llseek = seq_lseek,
4174 .release = single_release,
4175};
4176
4177/*
4178 * Use network device events to create/remove/rename
4179 * debugfs file entries
4180 */
4181static int sky2_device_event(struct notifier_block *unused,
4182 unsigned long event, void *ptr)
4183{
4184 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004185 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004186
Stephen Hemminger1436b302008-11-19 21:59:54 -08004187 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004188 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004189
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004190 switch(event) {
4191 case NETDEV_CHANGENAME:
4192 if (sky2->debugfs) {
4193 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4194 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004195 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004196 break;
4197
4198 case NETDEV_GOING_DOWN:
4199 if (sky2->debugfs) {
4200 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4201 dev->name);
4202 debugfs_remove(sky2->debugfs);
4203 sky2->debugfs = NULL;
4204 }
4205 break;
4206
4207 case NETDEV_UP:
4208 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4209 sky2_debug, dev,
4210 &sky2_debug_fops);
4211 if (IS_ERR(sky2->debugfs))
4212 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004213 }
4214
4215 return NOTIFY_DONE;
4216}
4217
4218static struct notifier_block sky2_notifier = {
4219 .notifier_call = sky2_device_event,
4220};
4221
4222
4223static __init void sky2_debug_init(void)
4224{
4225 struct dentry *ent;
4226
4227 ent = debugfs_create_dir("sky2", NULL);
4228 if (!ent || IS_ERR(ent))
4229 return;
4230
4231 sky2_debug = ent;
4232 register_netdevice_notifier(&sky2_notifier);
4233}
4234
4235static __exit void sky2_debug_cleanup(void)
4236{
4237 if (sky2_debug) {
4238 unregister_netdevice_notifier(&sky2_notifier);
4239 debugfs_remove(sky2_debug);
4240 sky2_debug = NULL;
4241 }
4242}
4243
4244#else
4245#define sky2_debug_init()
4246#define sky2_debug_cleanup()
4247#endif
4248
Stephen Hemminger1436b302008-11-19 21:59:54 -08004249/* Two copies of network device operations to handle special case of
4250 not allowing netpoll on second port */
4251static const struct net_device_ops sky2_netdev_ops[2] = {
4252 {
4253 .ndo_open = sky2_up,
4254 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004255 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004256 .ndo_do_ioctl = sky2_ioctl,
4257 .ndo_validate_addr = eth_validate_addr,
4258 .ndo_set_mac_address = sky2_set_mac_address,
4259 .ndo_set_multicast_list = sky2_set_multicast,
4260 .ndo_change_mtu = sky2_change_mtu,
4261 .ndo_tx_timeout = sky2_tx_timeout,
4262#ifdef SKY2_VLAN_TAG_USED
4263 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4264#endif
4265#ifdef CONFIG_NET_POLL_CONTROLLER
4266 .ndo_poll_controller = sky2_netpoll,
4267#endif
4268 },
4269 {
4270 .ndo_open = sky2_up,
4271 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004272 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004273 .ndo_do_ioctl = sky2_ioctl,
4274 .ndo_validate_addr = eth_validate_addr,
4275 .ndo_set_mac_address = sky2_set_mac_address,
4276 .ndo_set_multicast_list = sky2_set_multicast,
4277 .ndo_change_mtu = sky2_change_mtu,
4278 .ndo_tx_timeout = sky2_tx_timeout,
4279#ifdef SKY2_VLAN_TAG_USED
4280 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4281#endif
4282 },
4283};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004285/* Initialize network device */
4286static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004287 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004288 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004289{
4290 struct sky2_port *sky2;
4291 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4292
4293 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004294 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004295 return NULL;
4296 }
4297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004299 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004300 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004302 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004303
4304 sky2 = netdev_priv(dev);
4305 sky2->netdev = dev;
4306 sky2->hw = hw;
4307 sky2->msg_enable = netif_msg_init(debug, default_msg);
4308
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004310 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4311 if (hw->chip_id != CHIP_ID_YUKON_XL)
4312 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4313
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004314 sky2->flow_mode = FC_BOTH;
4315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316 sky2->duplex = -1;
4317 sky2->speed = -1;
4318 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004319 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004320
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004321 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004322 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004323 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324
4325 hw->dev[port] = dev;
4326
4327 sky2->port = port;
4328
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004329 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 if (highmem)
4331 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004333#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004334 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4335 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4336 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4337 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004338 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004339#endif
4340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004341 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004342 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004343 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004345 return dev;
4346}
4347
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004348static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004349{
4350 const struct sky2_port *sky2 = netdev_priv(dev);
4351
4352 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004353 printk(KERN_INFO PFX "%s: addr %pM\n",
4354 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004355}
4356
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004357/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004358static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004359{
4360 struct sky2_hw *hw = dev_id;
4361 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4362
4363 if (status == 0)
4364 return IRQ_NONE;
4365
4366 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004367 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368 wake_up(&hw->msi_wait);
4369 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4370 }
4371 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4372
4373 return IRQ_HANDLED;
4374}
4375
4376/* Test interrupt path by forcing a a software IRQ */
4377static int __devinit sky2_test_msi(struct sky2_hw *hw)
4378{
4379 struct pci_dev *pdev = hw->pdev;
4380 int err;
4381
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004382 init_waitqueue_head (&hw->msi_wait);
4383
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004384 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4385
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004386 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004387 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004388 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004389 return err;
4390 }
4391
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004392 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004393 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004394
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004395 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004396
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004397 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004398 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004399 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4400 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004401
4402 err = -EOPNOTSUPP;
4403 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4404 }
4405
4406 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004407 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004408
4409 free_irq(pdev->irq, hw);
4410
4411 return err;
4412}
4413
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004414/* This driver supports yukon2 chipset only */
4415static const char *sky2_name(u8 chipid, char *buf, int sz)
4416{
4417 const char *name[] = {
4418 "XL", /* 0xb3 */
4419 "EC Ultra", /* 0xb4 */
4420 "Extreme", /* 0xb5 */
4421 "EC", /* 0xb6 */
4422 "FE", /* 0xb7 */
4423 "FE+", /* 0xb8 */
4424 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004425 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004426 };
4427
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004428 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004429 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4430 else
4431 snprintf(buf, sz, "(chip %#x)", chipid);
4432 return buf;
4433}
4434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435static int __devinit sky2_probe(struct pci_dev *pdev,
4436 const struct pci_device_id *ent)
4437{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004438 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004440 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004441 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004442 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443
Stephen Hemminger793b8832005-09-14 16:06:14 -07004444 err = pci_enable_device(pdev);
4445 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004446 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447 goto err_out;
4448 }
4449
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004450 /* Get configuration information
4451 * Note: only regular PCI config access once to test for HW issues
4452 * other PCI access through shared memory for speed and to
4453 * avoid MMCONFIG problems.
4454 */
4455 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4456 if (err) {
4457 dev_err(&pdev->dev, "PCI read config failed\n");
4458 goto err_out;
4459 }
4460
4461 if (~reg == 0) {
4462 dev_err(&pdev->dev, "PCI configuration read error\n");
4463 goto err_out;
4464 }
4465
Stephen Hemminger793b8832005-09-14 16:06:14 -07004466 err = pci_request_regions(pdev, DRV_NAME);
4467 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004468 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004469 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004470 }
4471
4472 pci_set_master(pdev);
4473
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004474 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004475 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004476 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004477 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004478 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004479 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4480 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004481 goto err_out_free_regions;
4482 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004483 } else {
Yang Hongyang284901a92009-04-06 19:01:15 -07004484 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004486 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004487 goto err_out_free_regions;
4488 }
4489 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004490
Stephen Hemminger38345072009-02-03 11:27:30 +00004491
4492#ifdef __BIG_ENDIAN
4493 /* The sk98lin vendor driver uses hardware byte swapping but
4494 * this driver uses software swapping.
4495 */
4496 reg &= ~PCI_REV_DESC;
4497 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4498 if (err) {
4499 dev_err(&pdev->dev, "PCI write config failed\n");
4500 goto err_out_free_regions;
4501 }
4502#endif
4503
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004504 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004505
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004506 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004507 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004509 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004510 goto err_out_free_regions;
4511 }
4512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004514
4515 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4516 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004517 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004518 goto err_out_free_hw;
4519 }
4520
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004521 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004522 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004523 if (!hw->st_le)
4524 goto err_out_iounmap;
4525
Stephen Hemmingere3173832007-02-06 10:45:39 -08004526 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004527 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004528 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004529
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004530 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4531 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004532
Stephen Hemmingere3173832007-02-06 10:45:39 -08004533 sky2_reset(hw);
4534
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004535 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004536 if (!dev) {
4537 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004538 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004539 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004540
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004541 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4542 err = sky2_test_msi(hw);
4543 if (err == -EOPNOTSUPP)
4544 pci_disable_msi(pdev);
4545 else if (err)
4546 goto err_out_free_netdev;
4547 }
4548
Stephen Hemminger793b8832005-09-14 16:06:14 -07004549 err = register_netdev(dev);
4550 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004551 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004552 goto err_out_free_netdev;
4553 }
4554
Stephen Hemminger6de16232007-10-17 13:26:42 -07004555 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4556
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004557 err = request_irq(pdev->irq, sky2_intr,
4558 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004559 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004560 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004561 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004562 goto err_out_unregister;
4563 }
4564 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004565 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004567 sky2_show_addr(dev);
4568
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004569 if (hw->ports > 1) {
4570 struct net_device *dev1;
4571
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004572 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004573 if (!dev1)
4574 dev_warn(&pdev->dev, "allocation for second device failed\n");
4575 else if ((err = register_netdev(dev1))) {
4576 dev_warn(&pdev->dev,
4577 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004578 hw->dev[1] = NULL;
4579 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004580 } else
4581 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582 }
4583
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004584 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004585 INIT_WORK(&hw->restart_work, sky2_restart);
4586
Stephen Hemminger793b8832005-09-14 16:06:14 -07004587 pci_set_drvdata(pdev, hw);
4588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 return 0;
4590
Stephen Hemminger793b8832005-09-14 16:06:14 -07004591err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004592 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004593 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004594 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595err_out_free_netdev:
4596 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004597err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004598 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004599 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004600err_out_iounmap:
4601 iounmap(hw->regs);
4602err_out_free_hw:
4603 kfree(hw);
4604err_out_free_regions:
4605 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004606err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004608err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004609 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004610 return err;
4611}
4612
4613static void __devexit sky2_remove(struct pci_dev *pdev)
4614{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004615 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004616 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617
Stephen Hemminger793b8832005-09-14 16:06:14 -07004618 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004619 return;
4620
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004621 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004622 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004623
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004624 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004625 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004626
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004627 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004629 sky2_power_aux(hw);
4630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004631 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004632 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004633 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634
4635 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004636 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004637 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004638 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004639 pci_release_regions(pdev);
4640 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004641
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004642 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004643 free_netdev(hw->dev[i]);
4644
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004645 iounmap(hw->regs);
4646 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004647
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648 pci_set_drvdata(pdev, NULL);
4649}
4650
4651#ifdef CONFIG_PM
4652static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4653{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004654 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004655 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004657 if (!hw)
4658 return 0;
4659
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004660 del_timer_sync(&hw->watchdog_timer);
4661 cancel_work_sync(&hw->restart_work);
4662
Stephen Hemminger19720732009-08-14 05:15:16 +00004663 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004664 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004665 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004666 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004667
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004668 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004669
4670 if (sky2->wol)
4671 sky2_wol_init(sky2);
4672
4673 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674 }
4675
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004676 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004677 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004678 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004679 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004680
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004681 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004682 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004683 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004684
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004685 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686}
4687
4688static int sky2_resume(struct pci_dev *pdev)
4689{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004690 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004691 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004692
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004693 if (!hw)
4694 return 0;
4695
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004696 err = pci_set_power_state(pdev, PCI_D0);
4697 if (err)
4698 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004699
4700 err = pci_restore_state(pdev);
4701 if (err)
4702 goto out;
4703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004704 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004705
4706 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004707 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4708 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4709 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004710 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004711
Stephen Hemmingere3173832007-02-06 10:45:39 -08004712 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004713 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004714 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004715
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004716 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004717 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004718 err = sky2_reattach(hw->dev[i]);
4719 if (err)
4720 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004721 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004722 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004723
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004724 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004725out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004726 rtnl_unlock();
4727
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004728 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004729 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004730 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731}
4732#endif
4733
Stephen Hemmingere3173832007-02-06 10:45:39 -08004734static void sky2_shutdown(struct pci_dev *pdev)
4735{
4736 struct sky2_hw *hw = pci_get_drvdata(pdev);
4737 int i, wol = 0;
4738
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004739 if (!hw)
4740 return;
4741
Stephen Hemminger19720732009-08-14 05:15:16 +00004742 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004743 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004744
4745 for (i = 0; i < hw->ports; i++) {
4746 struct net_device *dev = hw->dev[i];
4747 struct sky2_port *sky2 = netdev_priv(dev);
4748
4749 if (sky2->wol) {
4750 wol = 1;
4751 sky2_wol_init(sky2);
4752 }
4753 }
4754
4755 if (wol)
4756 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004757 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004758
4759 pci_enable_wake(pdev, PCI_D3hot, wol);
4760 pci_enable_wake(pdev, PCI_D3cold, wol);
4761
4762 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004763 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004764}
4765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004766static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767 .name = DRV_NAME,
4768 .id_table = sky2_id_table,
4769 .probe = sky2_probe,
4770 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004772 .suspend = sky2_suspend,
4773 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004775 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776};
4777
4778static int __init sky2_init_module(void)
4779{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004780 pr_info(PFX "driver version " DRV_VERSION "\n");
4781
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004782 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004783 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004784}
4785
4786static void __exit sky2_cleanup_module(void)
4787{
4788 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004789 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004790}
4791
4792module_init(sky2_init_module);
4793module_exit(sky2_cleanup_module);
4794
4795MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004796MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004798MODULE_VERSION(DRV_VERSION);