blob: 9c1f883fc5a351115c7740c38289c84636be61dd [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050027#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010028#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010029#include <linux/list.h>
30#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000031#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080032#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010033#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010034#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050035#include <linux/of.h>
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
Rob Herring4294f8b2011-09-28 21:25:31 -050038#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010039#include <linux/interrupt.h>
40#include <linux/percpu.h>
41#include <linux/slab.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010044
Tomasz Figa29e697b2014-07-17 17:23:44 +020045#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010046#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010047#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010048#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Marc Zyngierd51d0af2014-06-30 16:01:30 +010050#include "irq-gic-common.h"
Rob Herring81243e42012-11-20 21:21:40 -060051#include "irqchip.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000053union gic_base {
54 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080055 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000056};
57
58struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000059 union gic_base dist_base;
60 union gic_base cpu_base;
61#ifdef CONFIG_CPU_PM
62 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
63 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
64 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
65 u32 __percpu *saved_ppi_enable;
66 u32 __percpu *saved_ppi_conf;
67#endif
Grant Likely75294952012-02-14 14:06:57 -070068 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069 unsigned int gic_irqs;
70#ifdef CONFIG_GIC_NON_BANKED
71 void __iomem *(*get_base)(union gic_base *);
72#endif
73};
74
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050075static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010076
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010077/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040078 * The GIC mapping of CPU interfaces does not necessarily match
79 * the logical CPU numbering. Let's use a mapping as returned
80 * by the GIC itself.
81 */
82#define NR_GIC_CPU_IF 8
83static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
84
85/*
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010086 * Supported arch specific GIC irq extension.
87 * Default make them NULL.
88 */
89struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000090 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010091 .irq_mask = NULL,
92 .irq_unmask = NULL,
93 .irq_retrigger = NULL,
94 .irq_set_type = NULL,
95 .irq_set_wake = NULL,
96};
97
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010098#ifndef MAX_GIC_NR
99#define MAX_GIC_NR 1
100#endif
101
Russell Kingbef8f9e2010-12-04 16:50:58 +0000102static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100103
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000104#ifdef CONFIG_GIC_NON_BANKED
105static void __iomem *gic_get_percpu_base(union gic_base *base)
106{
107 return *__this_cpu_ptr(base->percpu_base);
108}
109
110static void __iomem *gic_get_common_base(union gic_base *base)
111{
112 return base->common_base;
113}
114
115static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
116{
117 return data->get_base(&data->dist_base);
118}
119
120static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
121{
122 return data->get_base(&data->cpu_base);
123}
124
125static inline void gic_set_base_accessor(struct gic_chip_data *data,
126 void __iomem *(*f)(union gic_base *))
127{
128 data->get_base = f;
129}
130#else
131#define gic_data_dist_base(d) ((d)->dist_base.common_base)
132#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530133#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000134#endif
135
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100136static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100137{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100138 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000139 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100140}
141
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100142static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100143{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100144 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000145 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100146}
147
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100148static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100149{
Rob Herring4294f8b2011-09-28 21:25:31 -0500150 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100151}
152
Russell Kingf27ecac2005-08-18 21:31:00 +0100153/*
154 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100155 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100156static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100157{
Rob Herring4294f8b2011-09-28 21:25:31 -0500158 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100159
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500160 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530161 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100162 if (gic_arch_extn.irq_mask)
163 gic_arch_extn.irq_mask(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500164 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100165}
166
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100167static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100168{
Rob Herring4294f8b2011-09-28 21:25:31 -0500169 u32 mask = 1 << (gic_irq(d) % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100170
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500171 raw_spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100172 if (gic_arch_extn.irq_unmask)
173 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530174 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500175 raw_spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100176}
177
Will Deacon1a017532011-02-09 12:01:12 +0000178static void gic_eoi_irq(struct irq_data *d)
179{
180 if (gic_arch_extn.irq_eoi) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500181 raw_spin_lock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000182 gic_arch_extn.irq_eoi(d);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500183 raw_spin_unlock(&irq_controller_lock);
Will Deacon1a017532011-02-09 12:01:12 +0000184 }
185
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530186 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000187}
188
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100189static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100190{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100191 void __iomem *base = gic_dist_base(d);
192 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100193
194 /* Interrupt configuration for SGIs can't be changed */
195 if (gicirq < 16)
196 return -EINVAL;
197
198 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
199 return -EINVAL;
200
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500201 raw_spin_lock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100202
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100203 if (gic_arch_extn.irq_set_type)
204 gic_arch_extn.irq_set_type(d, type);
205
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100206 gic_configure_irq(gicirq, type, base, NULL);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100207
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500208 raw_spin_unlock(&irq_controller_lock);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100209
210 return 0;
211}
212
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100213static int gic_retrigger(struct irq_data *d)
214{
215 if (gic_arch_extn.irq_retrigger)
216 return gic_arch_extn.irq_retrigger(d);
217
Abhijeet Dharmapurikarbad9a432013-03-19 16:05:49 -0700218 /* the genirq layer expects 0 if we can't retrigger in hardware */
219 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100220}
221
Catalin Marinasa06f5462005-09-30 16:07:05 +0100222#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000223static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
224 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100225{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100226 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000227 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000228 u32 val, mask, bit;
229
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000230 if (!force)
231 cpu = cpumask_any_and(mask_val, cpu_online_mask);
232 else
233 cpu = cpumask_first(mask_val);
234
Nicolas Pitre384a2902012-04-11 18:55:48 -0400235 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000236 return -EINVAL;
237
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400238 raw_spin_lock(&irq_controller_lock);
Russell Kingc1917892011-01-23 12:12:01 +0000239 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400240 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530241 val = readl_relaxed(reg) & ~mask;
242 writel_relaxed(val | bit, reg);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500243 raw_spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700244
Russell King5dfc54e2011-07-21 15:00:57 +0100245 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100246}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100247#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100248
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100249#ifdef CONFIG_PM
250static int gic_set_wake(struct irq_data *d, unsigned int on)
251{
252 int ret = -ENXIO;
253
254 if (gic_arch_extn.irq_set_wake)
255 ret = gic_arch_extn.irq_set_wake(d, on);
256
257 return ret;
258}
259
260#else
261#define gic_set_wake NULL
262#endif
263
Stephen Boyd8783dd32014-03-04 16:40:30 -0800264static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100265{
266 u32 irqstat, irqnr;
267 struct gic_chip_data *gic = &gic_data[0];
268 void __iomem *cpu_base = gic_data_cpu_base(gic);
269
270 do {
271 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800272 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100273
274 if (likely(irqnr > 15 && irqnr < 1021)) {
Grant Likely75294952012-02-14 14:06:57 -0700275 irqnr = irq_find_mapping(gic->domain, irqnr);
Marc Zyngier562e0022011-09-06 09:56:17 +0100276 handle_IRQ(irqnr, regs);
277 continue;
278 }
279 if (irqnr < 16) {
280 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
281#ifdef CONFIG_SMP
282 handle_IPI(irqnr, regs);
283#endif
284 continue;
285 }
286 break;
287 } while (1);
288}
289
Russell King0f347bb2007-05-17 10:11:34 +0100290static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100291{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100292 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
293 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100294 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100295 unsigned long status;
296
Will Deacon1a017532011-02-09 12:01:12 +0000297 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100298
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500299 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000300 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500301 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100302
Russell King0f347bb2007-05-17 10:11:34 +0100303 gic_irq = (status & 0x3ff);
304 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100305 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100306
Grant Likely75294952012-02-14 14:06:57 -0700307 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
308 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000309 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100310 else
311 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100312
313 out:
Will Deacon1a017532011-02-09 12:01:12 +0000314 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100315}
316
David Brownell38c677c2006-08-01 22:26:25 +0100317static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100318 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100319 .irq_mask = gic_mask_irq,
320 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000321 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100322 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100323 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100324#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000325 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100326#endif
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100327 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100328};
329
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100330void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
331{
332 if (gic_nr >= MAX_GIC_NR)
333 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100334 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100335 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100336 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100337}
338
Russell King2bb31352013-01-30 23:49:57 +0000339static u8 gic_get_cpumask(struct gic_chip_data *gic)
340{
341 void __iomem *base = gic_data_dist_base(gic);
342 u32 mask, i;
343
344 for (i = mask = 0; i < 32; i += 4) {
345 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
346 mask |= mask >> 16;
347 mask |= mask >> 8;
348 if (mask)
349 break;
350 }
351
352 if (!mask)
353 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
354
355 return mask;
356}
357
Rob Herring4294f8b2011-09-28 21:25:31 -0500358static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100359{
Grant Likely75294952012-02-14 14:06:57 -0700360 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100361 u32 cpumask;
Rob Herring4294f8b2011-09-28 21:25:31 -0500362 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000363 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100364
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530365 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100366
367 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100368 * Set all global interrupts to this CPU only.
369 */
Russell King2bb31352013-01-30 23:49:57 +0000370 cpumask = gic_get_cpumask(gic);
371 cpumask |= cpumask << 8;
372 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100373 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530374 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100375
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100376 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100377
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530378 writel_relaxed(1, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100379}
380
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400381static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100382{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000383 void __iomem *dist_base = gic_data_dist_base(gic);
384 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400385 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000386 int i;
387
Russell King9395f6e2010-11-11 23:10:30 +0000388 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400389 * Get what the GIC says our CPU mask is.
390 */
391 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000392 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400393 gic_cpu_map[cpu] = cpu_mask;
394
395 /*
396 * Clear our mask from the other map entries in case they're
397 * still undefined.
398 */
399 for (i = 0; i < NR_GIC_CPU_IF; i++)
400 if (i != cpu)
401 gic_cpu_map[i] &= ~cpu_mask;
402
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100403 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000404
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530405 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
406 writel_relaxed(1, base + GIC_CPU_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100407}
408
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400409void gic_cpu_if_down(void)
410{
411 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
412 writel_relaxed(0, cpu_base + GIC_CPU_CTRL);
413}
414
Colin Cross254056f2011-02-10 12:54:10 -0800415#ifdef CONFIG_CPU_PM
416/*
417 * Saves the GIC distributor registers during suspend or idle. Must be called
418 * with interrupts disabled but before powering down the GIC. After calling
419 * this function, no interrupts will be delivered by the GIC, and another
420 * platform-specific wakeup source must be enabled.
421 */
422static void gic_dist_save(unsigned int gic_nr)
423{
424 unsigned int gic_irqs;
425 void __iomem *dist_base;
426 int i;
427
428 if (gic_nr >= MAX_GIC_NR)
429 BUG();
430
431 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000432 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800433
434 if (!dist_base)
435 return;
436
437 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
438 gic_data[gic_nr].saved_spi_conf[i] =
439 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
440
441 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
442 gic_data[gic_nr].saved_spi_target[i] =
443 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
444
445 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
446 gic_data[gic_nr].saved_spi_enable[i] =
447 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
448}
449
450/*
451 * Restores the GIC distributor registers during resume or when coming out of
452 * idle. Must be called before enabling interrupts. If a level interrupt
453 * that occured while the GIC was suspended is still present, it will be
454 * handled normally, but any edge interrupts that occured will not be seen by
455 * the GIC and need to be handled by the platform-specific wakeup source.
456 */
457static void gic_dist_restore(unsigned int gic_nr)
458{
459 unsigned int gic_irqs;
460 unsigned int i;
461 void __iomem *dist_base;
462
463 if (gic_nr >= MAX_GIC_NR)
464 BUG();
465
466 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000467 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800468
469 if (!dist_base)
470 return;
471
472 writel_relaxed(0, dist_base + GIC_DIST_CTRL);
473
474 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
475 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
476 dist_base + GIC_DIST_CONFIG + i * 4);
477
478 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
479 writel_relaxed(0xa0a0a0a0,
480 dist_base + GIC_DIST_PRI + i * 4);
481
482 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
483 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
484 dist_base + GIC_DIST_TARGET + i * 4);
485
486 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
487 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
488 dist_base + GIC_DIST_ENABLE_SET + i * 4);
489
490 writel_relaxed(1, dist_base + GIC_DIST_CTRL);
491}
492
493static void gic_cpu_save(unsigned int gic_nr)
494{
495 int i;
496 u32 *ptr;
497 void __iomem *dist_base;
498 void __iomem *cpu_base;
499
500 if (gic_nr >= MAX_GIC_NR)
501 BUG();
502
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000503 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
504 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800505
506 if (!dist_base || !cpu_base)
507 return;
508
509 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
510 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
511 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
512
513 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
514 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
515 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
516
517}
518
519static void gic_cpu_restore(unsigned int gic_nr)
520{
521 int i;
522 u32 *ptr;
523 void __iomem *dist_base;
524 void __iomem *cpu_base;
525
526 if (gic_nr >= MAX_GIC_NR)
527 BUG();
528
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000529 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
530 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800531
532 if (!dist_base || !cpu_base)
533 return;
534
535 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
536 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
537 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
538
539 ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
540 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
541 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
542
543 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
544 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
545
546 writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
547 writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
548}
549
550static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
551{
552 int i;
553
554 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000555#ifdef CONFIG_GIC_NON_BANKED
556 /* Skip over unused GICs */
557 if (!gic_data[i].get_base)
558 continue;
559#endif
Colin Cross254056f2011-02-10 12:54:10 -0800560 switch (cmd) {
561 case CPU_PM_ENTER:
562 gic_cpu_save(i);
563 break;
564 case CPU_PM_ENTER_FAILED:
565 case CPU_PM_EXIT:
566 gic_cpu_restore(i);
567 break;
568 case CPU_CLUSTER_PM_ENTER:
569 gic_dist_save(i);
570 break;
571 case CPU_CLUSTER_PM_ENTER_FAILED:
572 case CPU_CLUSTER_PM_EXIT:
573 gic_dist_restore(i);
574 break;
575 }
576 }
577
578 return NOTIFY_OK;
579}
580
581static struct notifier_block gic_notifier_block = {
582 .notifier_call = gic_notifier,
583};
584
585static void __init gic_pm_init(struct gic_chip_data *gic)
586{
587 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
588 sizeof(u32));
589 BUG_ON(!gic->saved_ppi_enable);
590
591 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
592 sizeof(u32));
593 BUG_ON(!gic->saved_ppi_conf);
594
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100595 if (gic == &gic_data[0])
596 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800597}
598#else
599static void __init gic_pm_init(struct gic_chip_data *gic)
600{
601}
602#endif
603
Rob Herringb1cffeb2012-11-26 15:05:48 -0600604#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800605static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600606{
607 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400608 unsigned long flags, map = 0;
609
610 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600611
612 /* Convert our logical CPU mask into a physical one. */
613 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000614 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600615
616 /*
617 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000618 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600619 */
Will Deacon8adbf572014-02-20 17:42:07 +0000620 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600621
622 /* this always happens on GIC0 */
623 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400624
625 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
626}
627#endif
628
629#ifdef CONFIG_BL_SWITCHER
630/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500631 * gic_send_sgi - send a SGI directly to given CPU interface number
632 *
633 * cpu_id: the ID for the destination CPU interface
634 * irq: the IPI number to send a SGI for
635 */
636void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
637{
638 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
639 cpu_id = 1 << cpu_id;
640 /* this always happens on GIC0 */
641 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
642}
643
644/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400645 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
646 *
647 * @cpu: the logical CPU number to get the GIC ID for.
648 *
649 * Return the CPU interface ID for the given logical CPU number,
650 * or -1 if the CPU number is too large or the interface ID is
651 * unknown (more than one bit set).
652 */
653int gic_get_cpu_id(unsigned int cpu)
654{
655 unsigned int cpu_bit;
656
657 if (cpu >= NR_GIC_CPU_IF)
658 return -1;
659 cpu_bit = gic_cpu_map[cpu];
660 if (cpu_bit & (cpu_bit - 1))
661 return -1;
662 return __ffs(cpu_bit);
663}
664
665/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400666 * gic_migrate_target - migrate IRQs to another CPU interface
667 *
668 * @new_cpu_id: the CPU target ID to migrate IRQs to
669 *
670 * Migrate all peripheral interrupts with a target matching the current CPU
671 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
672 * is also updated. Targets to other CPU interfaces are unchanged.
673 * This must be called with IRQs locally disabled.
674 */
675void gic_migrate_target(unsigned int new_cpu_id)
676{
677 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
678 void __iomem *dist_base;
679 int i, ror_val, cpu = smp_processor_id();
680 u32 val, cur_target_mask, active_mask;
681
682 if (gic_nr >= MAX_GIC_NR)
683 BUG();
684
685 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
686 if (!dist_base)
687 return;
688 gic_irqs = gic_data[gic_nr].gic_irqs;
689
690 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
691 cur_target_mask = 0x01010101 << cur_cpu_id;
692 ror_val = (cur_cpu_id - new_cpu_id) & 31;
693
694 raw_spin_lock(&irq_controller_lock);
695
696 /* Update the target interface for this logical CPU */
697 gic_cpu_map[cpu] = 1 << new_cpu_id;
698
699 /*
700 * Find all the peripheral interrupts targetting the current
701 * CPU interface and migrate them to the new CPU interface.
702 * We skip DIST_TARGET 0 to 7 as they are read-only.
703 */
704 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
705 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
706 active_mask = val & cur_target_mask;
707 if (active_mask) {
708 val &= ~active_mask;
709 val |= ror32(active_mask, ror_val);
710 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
711 }
712 }
713
714 raw_spin_unlock(&irq_controller_lock);
715
716 /*
717 * Now let's migrate and clear any potential SGIs that might be
718 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
719 * is a banked register, we can only forward the SGI using
720 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
721 * doesn't use that information anyway.
722 *
723 * For the same reason we do not adjust SGI source information
724 * for previously sent SGIs by us to other CPUs either.
725 */
726 for (i = 0; i < 16; i += 4) {
727 int j;
728 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
729 if (!val)
730 continue;
731 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
732 for (j = i; j < i + 4; j++) {
733 if (val & 0xff)
734 writel_relaxed((1 << (new_cpu_id + 16)) | j,
735 dist_base + GIC_DIST_SOFTINT);
736 val >>= 8;
737 }
738 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600739}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500740
741/*
742 * gic_get_sgir_physaddr - get the physical address for the SGI register
743 *
744 * REturn the physical address of the SGI register to be used
745 * by some early assembly code when the kernel is not yet available.
746 */
747static unsigned long gic_dist_physaddr;
748
749unsigned long gic_get_sgir_physaddr(void)
750{
751 if (!gic_dist_physaddr)
752 return 0;
753 return gic_dist_physaddr + GIC_DIST_SOFTINT;
754}
755
756void __init gic_init_physaddr(struct device_node *node)
757{
758 struct resource res;
759 if (of_address_to_resource(node, 0, &res) == 0) {
760 gic_dist_physaddr = res.start;
761 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
762 }
763}
764
765#else
766#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600767#endif
768
Grant Likely75294952012-02-14 14:06:57 -0700769static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
770 irq_hw_number_t hw)
771{
772 if (hw < 32) {
773 irq_set_percpu_devid(irq);
774 irq_set_chip_and_handler(irq, &gic_chip,
775 handle_percpu_devid_irq);
776 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
777 } else {
778 irq_set_chip_and_handler(irq, &gic_chip,
779 handle_fasteoi_irq);
780 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Sricharan R006e9832013-12-03 15:57:22 +0530781
782 gic_routable_irq_domain_ops->map(d, irq, hw);
Grant Likely75294952012-02-14 14:06:57 -0700783 }
784 irq_set_chip_data(irq, d->host_data);
785 return 0;
786}
787
Sricharan R006e9832013-12-03 15:57:22 +0530788static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
789{
790 gic_routable_irq_domain_ops->unmap(d, irq);
791}
792
Grant Likely7bb69ba2012-02-14 14:06:48 -0700793static int gic_irq_domain_xlate(struct irq_domain *d,
794 struct device_node *controller,
795 const u32 *intspec, unsigned int intsize,
796 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500797{
Sricharan R006e9832013-12-03 15:57:22 +0530798 unsigned long ret = 0;
799
Rob Herringb3f7ed02011-09-28 21:27:52 -0500800 if (d->of_node != controller)
801 return -EINVAL;
802 if (intsize < 3)
803 return -EINVAL;
804
805 /* Get the interrupt number and add 16 to skip over SGIs */
806 *out_hwirq = intspec[1] + 16;
807
808 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Sricharan R006e9832013-12-03 15:57:22 +0530809 if (!intspec[0]) {
810 ret = gic_routable_irq_domain_ops->xlate(d, controller,
811 intspec,
812 intsize,
813 out_hwirq,
814 out_type);
815
816 if (IS_ERR_VALUE(ret))
817 return ret;
818 }
Rob Herringb3f7ed02011-09-28 21:27:52 -0500819
820 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan R006e9832013-12-03 15:57:22 +0530821
822 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500823}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500824
Catalin Marinasc0114702013-01-14 18:05:37 +0000825#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400826static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
827 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000828{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800829 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000830 gic_cpu_init(&gic_data[0]);
831 return NOTIFY_OK;
832}
833
834/*
835 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
836 * priority because the GIC needs to be up before the ARM generic timers.
837 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400838static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000839 .notifier_call = gic_secondary_init,
840 .priority = 100,
841};
842#endif
843
Stephen Boyd68593582014-03-04 17:02:01 -0800844static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700845 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +0530846 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700847 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8b2011-09-28 21:25:31 -0500848};
849
Sricharan R006e9832013-12-03 15:57:22 +0530850/* Default functions for routable irq domain */
851static int gic_routable_irq_domain_map(struct irq_domain *d, unsigned int irq,
852 irq_hw_number_t hw)
853{
854 return 0;
855}
856
857static void gic_routable_irq_domain_unmap(struct irq_domain *d,
858 unsigned int irq)
859{
860}
861
862static int gic_routable_irq_domain_xlate(struct irq_domain *d,
863 struct device_node *controller,
864 const u32 *intspec, unsigned int intsize,
865 unsigned long *out_hwirq,
866 unsigned int *out_type)
867{
868 *out_hwirq += 16;
869 return 0;
870}
871
872const struct irq_domain_ops gic_default_routable_irq_domain_ops = {
873 .map = gic_routable_irq_domain_map,
874 .unmap = gic_routable_irq_domain_unmap,
875 .xlate = gic_routable_irq_domain_xlate,
876};
877
878const struct irq_domain_ops *gic_routable_irq_domain_ops =
879 &gic_default_routable_irq_domain_ops;
880
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000881void __init gic_init_bases(unsigned int gic_nr, int irq_start,
882 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700883 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000884{
Grant Likely75294952012-02-14 14:06:57 -0700885 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000886 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400887 int gic_irqs, irq_base, i;
Sricharan R006e9832013-12-03 15:57:22 +0530888 int nr_routable_irqs;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000889
890 BUG_ON(gic_nr >= MAX_GIC_NR);
891
892 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000893#ifdef CONFIG_GIC_NON_BANKED
894 if (percpu_offset) { /* Frankein-GIC without banked registers... */
895 unsigned int cpu;
896
897 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
898 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
899 if (WARN_ON(!gic->dist_base.percpu_base ||
900 !gic->cpu_base.percpu_base)) {
901 free_percpu(gic->dist_base.percpu_base);
902 free_percpu(gic->cpu_base.percpu_base);
903 return;
904 }
905
906 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +0200907 u32 mpidr = cpu_logical_map(cpu);
908 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
909 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000910 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
911 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
912 }
913
914 gic_set_base_accessor(gic, gic_get_percpu_base);
915 } else
916#endif
917 { /* Normal, sane GIC... */
918 WARN(percpu_offset,
919 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
920 percpu_offset);
921 gic->dist_base.common_base = dist_base;
922 gic->cpu_base.common_base = cpu_base;
923 gic_set_base_accessor(gic, gic_get_common_base);
924 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000925
Rob Herring4294f8b2011-09-28 21:25:31 -0500926 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400927 * Initialize the CPU interface map to all CPUs.
928 * It will be refined as each CPU probes its ID.
929 */
930 for (i = 0; i < NR_GIC_CPU_IF; i++)
931 gic_cpu_map[i] = 0xff;
932
933 /*
Rob Herring4294f8b2011-09-28 21:25:31 -0500934 * For primary GICs, skip over SGIs.
935 * For secondary GICs, skip over PPIs, too.
936 */
Will Deacone0b823e2012-02-03 14:52:14 +0100937 if (gic_nr == 0 && (irq_start & 31) > 0) {
Linus Torvalds12679a22012-03-29 16:53:48 -0700938 hwirq_base = 16;
Will Deacone0b823e2012-02-03 14:52:14 +0100939 if (irq_start != -1)
940 irq_start = (irq_start & ~31) + 16;
941 } else {
Linus Torvalds12679a22012-03-29 16:53:48 -0700942 hwirq_base = 32;
Will Deaconfe41db72011-11-25 19:23:36 +0100943 }
Rob Herring4294f8b2011-09-28 21:25:31 -0500944
945 /*
946 * Find out how many interrupts are supported.
947 * The GIC only supports up to 1020 interrupt sources.
948 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000949 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8b2011-09-28 21:25:31 -0500950 gic_irqs = (gic_irqs + 1) * 32;
951 if (gic_irqs > 1020)
952 gic_irqs = 1020;
953 gic->gic_irqs = gic_irqs;
954
Grant Likely75294952012-02-14 14:06:57 -0700955 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
Sricharan R006e9832013-12-03 15:57:22 +0530956
957 if (of_property_read_u32(node, "arm,routable-irqs",
958 &nr_routable_irqs)) {
959 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
960 numa_node_id());
961 if (IS_ERR_VALUE(irq_base)) {
962 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
963 irq_start);
964 irq_base = irq_start;
965 }
966
967 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
968 hwirq_base, &gic_irq_domain_ops, gic);
969 } else {
970 gic->domain = irq_domain_add_linear(node, nr_routable_irqs,
971 &gic_irq_domain_ops,
972 gic);
Rob Herringf37a53c2011-10-21 17:14:27 -0500973 }
Sricharan R006e9832013-12-03 15:57:22 +0530974
Grant Likely75294952012-02-14 14:06:57 -0700975 if (WARN_ON(!gic->domain))
976 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000977
Mark Rutland08332df2013-11-28 14:21:40 +0000978 if (gic_nr == 0) {
Rob Herringb1cffeb2012-11-26 15:05:48 -0600979#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +0000980 set_smp_cross_call(gic_raise_softirq);
981 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600982#endif
Mark Rutland08332df2013-11-28 14:21:40 +0000983 set_handle_irq(gic_handle_irq);
984 }
Rob Herringcfed7d62012-11-03 12:59:51 -0500985
Colin Cross9c128452011-06-13 00:45:59 +0000986 gic_chip.flags |= gic_arch_extn.flags;
Rob Herring4294f8b2011-09-28 21:25:31 -0500987 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000988 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800989 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000990}
991
Rob Herringb3f7ed02011-09-28 21:27:52 -0500992#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530993static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500994
Stephen Boyd68593582014-03-04 17:02:01 -0800995static int __init
996gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500997{
998 void __iomem *cpu_base;
999 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001000 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001001 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001002
1003 if (WARN_ON(!node))
1004 return -ENODEV;
1005
1006 dist_base = of_iomap(node, 0);
1007 WARN(!dist_base, "unable to map gic dist registers\n");
1008
1009 cpu_base = of_iomap(node, 1);
1010 WARN(!cpu_base, "unable to map gic cpu registers\n");
1011
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001012 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1013 percpu_offset = 0;
1014
Grant Likely75294952012-02-14 14:06:57 -07001015 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001016 if (!gic_cnt)
1017 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001018
1019 if (parent) {
1020 irq = irq_of_parse_and_map(node, 0);
1021 gic_cascade_irq(gic_cnt, irq);
1022 }
1023 gic_cnt++;
1024 return 0;
1025}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001026IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001027IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1028IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001029IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001030IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1031IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1032
Rob Herringb3f7ed02011-09-28 21:27:52 -05001033#endif