| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * This file is subject to the terms and conditions of the GNU General Public | 
 | 3 |  * License.  See the file "COPYING" in the main directory of this archive | 
 | 4 |  * for more details. | 
 | 5 |  * | 
 | 6 |  * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle | 
 | 7 |  * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc. | 
 | 8 |  */ | 
 | 9 | #ifndef _ASM_PGTABLE_32_H | 
 | 10 | #define _ASM_PGTABLE_32_H | 
 | 11 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <asm/addrspace.h> | 
 | 13 | #include <asm/page.h> | 
 | 14 |  | 
 | 15 | #include <linux/linkage.h> | 
 | 16 | #include <asm/cachectl.h> | 
 | 17 | #include <asm/fixmap.h> | 
 | 18 |  | 
| Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 19 | #include <asm-generic/pgtable-nopmd.h> | 
 | 20 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | /* | 
 | 22 |  * - add_wired_entry() add a fixed TLB entry, and move wired register | 
 | 23 |  */ | 
 | 24 | extern void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1, | 
 | 25 | 			       unsigned long entryhi, unsigned long pagemask); | 
 | 26 |  | 
 | 27 | /* | 
 | 28 |  * - add_temporary_entry() add a temporary TLB entry. We use TLB entries | 
 | 29 |  *	starting at the top and working down. This is for populating the | 
 | 30 |  *	TLB before trap_init() puts the TLB miss handler in place. It | 
 | 31 |  *	should be used only for entries matching the actual page tables, | 
 | 32 |  *	to prevent inconsistencies. | 
 | 33 |  */ | 
 | 34 | extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1, | 
 | 35 | 			       unsigned long entryhi, unsigned long pagemask); | 
 | 36 |  | 
 | 37 |  | 
 | 38 | /* Basically we have the same two-level (which is the logical three level | 
 | 39 |  * Linux page table layout folded) page tables as the i386.  Some day | 
 | 40 |  * when we have proper page coloring support we can have a 1% quicker | 
 | 41 |  * tlb refill handling mechanism, but for now it is a bit slower but | 
 | 42 |  * works even with the cache aliasing problem the R4k and above have. | 
 | 43 |  */ | 
 | 44 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | /* PGDIR_SHIFT determines what a third-level page table entry can map */ | 
| Ralf Baechle | 4c8081e4 | 2007-07-31 21:47:03 +0100 | [diff] [blame] | 46 | #define PGDIR_SHIFT	(2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #define PGDIR_SIZE	(1UL << PGDIR_SHIFT) | 
 | 48 | #define PGDIR_MASK	(~(PGDIR_SIZE-1)) | 
 | 49 |  | 
 | 50 | /* | 
 | 51 |  * Entries per page directory level: we use two-level, so | 
| Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 52 |  * we don't really have any PUD/PMD directory physically. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 |  */ | 
| Ralf Baechle | 99e480d | 2007-08-01 15:46:18 +0100 | [diff] [blame] | 54 | #define __PGD_ORDER	(32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2) | 
 | 55 | #define PGD_ORDER	(__PGD_ORDER >= 0 ? __PGD_ORDER : 0) | 
| Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 56 | #define PUD_ORDER	aieeee_attempt_to_allocate_pud | 
 | 57 | #define PMD_ORDER	1 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | #define PTE_ORDER	0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 |  | 
| Jack Tan | 5291925 | 2008-09-23 22:52:34 +0800 | [diff] [blame] | 60 | #define PTRS_PER_PGD	(USER_PTRS_PER_PGD * 2) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | #define PTRS_PER_PTE	((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t)) | 
 | 62 |  | 
 | 63 | #define USER_PTRS_PER_PGD	(0x80000000UL/PGDIR_SIZE) | 
| Hugh Dickins | d455a36 | 2005-04-19 13:29:23 -0700 | [diff] [blame] | 64 | #define FIRST_USER_ADDRESS	0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 |  | 
| Thiemo Seufer | f29244a | 2005-02-21 11:11:32 +0000 | [diff] [blame] | 66 | #define VMALLOC_START     MAP_BASE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 |  | 
| Ralf Baechle | 2ac7401 | 2008-03-10 09:31:50 +0000 | [diff] [blame] | 68 | #define PKMAP_BASE		(0xfe000000UL) | 
 | 69 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | #ifdef CONFIG_HIGHMEM | 
 | 71 | # define VMALLOC_END	(PKMAP_BASE-2*PAGE_SIZE) | 
 | 72 | #else | 
 | 73 | # define VMALLOC_END	(FIXADDR_START-2*PAGE_SIZE) | 
 | 74 | #endif | 
 | 75 |  | 
 | 76 | #ifdef CONFIG_64BIT_PHYS_ADDR | 
 | 77 | #define pte_ERROR(e) \ | 
 | 78 | 	printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e)) | 
 | 79 | #else | 
 | 80 | #define pte_ERROR(e) \ | 
 | 81 | 	printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e)) | 
 | 82 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | #define pgd_ERROR(e) \ | 
 | 84 | 	printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e)) | 
 | 85 |  | 
 | 86 | extern void load_pgd(unsigned long pg_dir); | 
 | 87 |  | 
 | 88 | extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)]; | 
 | 89 |  | 
 | 90 | /* | 
 | 91 |  * Empty pgd/pmd entries point to the invalid_pte_table. | 
 | 92 |  */ | 
 | 93 | static inline int pmd_none(pmd_t pmd) | 
 | 94 | { | 
 | 95 | 	return pmd_val(pmd) == (unsigned long) invalid_pte_table; | 
 | 96 | } | 
 | 97 |  | 
 | 98 | #define pmd_bad(pmd)		(pmd_val(pmd) & ~PAGE_MASK) | 
 | 99 |  | 
 | 100 | static inline int pmd_present(pmd_t pmd) | 
 | 101 | { | 
 | 102 | 	return pmd_val(pmd) != (unsigned long) invalid_pte_table; | 
 | 103 | } | 
 | 104 |  | 
 | 105 | static inline void pmd_clear(pmd_t *pmdp) | 
 | 106 | { | 
 | 107 | 	pmd_val(*pmdp) = ((unsigned long) invalid_pte_table); | 
 | 108 | } | 
 | 109 |  | 
| Chris Dearman | 962f480 | 2007-09-19 00:46:32 +0100 | [diff] [blame] | 110 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | #define pte_page(x)		pfn_to_page(pte_pfn(x)) | 
 | 112 | #define pte_pfn(x)		((unsigned long)((x).pte_high >> 6)) | 
 | 113 | static inline pte_t | 
 | 114 | pfn_pte(unsigned long pfn, pgprot_t prot) | 
 | 115 | { | 
 | 116 | 	pte_t pte; | 
 | 117 | 	pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f); | 
 | 118 | 	pte.pte_low = pgprot_val(prot); | 
 | 119 | 	return pte; | 
 | 120 | } | 
 | 121 |  | 
 | 122 | #else | 
 | 123 |  | 
 | 124 | #define pte_page(x)		pfn_to_page(pte_pfn(x)) | 
 | 125 |  | 
 | 126 | #ifdef CONFIG_CPU_VR41XX | 
 | 127 | #define pte_pfn(x)		((unsigned long)((x).pte >> (PAGE_SHIFT + 2))) | 
 | 128 | #define pfn_pte(pfn, prot)	__pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot)) | 
 | 129 | #else | 
| David Daney | 6dd9344 | 2010-02-10 15:12:47 -0800 | [diff] [blame] | 130 | #define pte_pfn(x)		((unsigned long)((x).pte >> _PFN_SHIFT)) | 
 | 131 | #define pfn_pte(pfn, prot)	__pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | #endif | 
| Chris Dearman | 962f480 | 2007-09-19 00:46:32 +0100 | [diff] [blame] | 133 | #endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 |  | 
 | 135 | #define __pgd_offset(address)	pgd_index(address) | 
| Thiemo Seufer | f29244a | 2005-02-21 11:11:32 +0000 | [diff] [blame] | 136 | #define __pud_offset(address)	(((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | #define __pmd_offset(address)	(((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)) | 
 | 138 |  | 
 | 139 | /* to find an entry in a kernel page-table-directory */ | 
 | 140 | #define pgd_offset_k(address) pgd_offset(&init_mm, address) | 
 | 141 |  | 
| Thiemo Seufer | f29244a | 2005-02-21 11:11:32 +0000 | [diff] [blame] | 142 | #define pgd_index(address)	(((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 |  | 
 | 144 | /* to find an entry in a page-table-directory */ | 
| Ralf Baechle | 21a151d | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 145 | #define pgd_offset(mm, addr)	((mm)->pgd + pgd_index(addr)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | /* Find an entry in the third-level page table.. */ | 
 | 148 | #define __pte_offset(address)						\ | 
 | 149 | 	(((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)) | 
 | 150 | #define pte_offset(dir, address)					\ | 
| Franck Bui-Huu | 5b70a31 | 2006-12-05 10:39:56 +0100 | [diff] [blame] | 151 | 	((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address)) | 
 | 152 | #define pte_offset_kernel(dir, address)					\ | 
 | 153 | 	((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 |  | 
 | 155 | #define pte_offset_map(dir, address)                                    \ | 
 | 156 | 	((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | #define pte_unmap(pte) ((void)(pte)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 |  | 
 | 159 | #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) | 
 | 160 |  | 
 | 161 | /* Swap entries must have VALID bit cleared. */ | 
 | 162 | #define __swp_type(x)		(((x).val >> 10) & 0x1f) | 
 | 163 | #define __swp_offset(x)		((x).val >> 15) | 
 | 164 | #define __swp_entry(type,offset)	\ | 
 | 165 | 	((swp_entry_t) { ((type) << 10) | ((offset) << 15) }) | 
 | 166 |  | 
 | 167 | /* | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 168 |  * Bits 0, 4, 8, and 9 are taken, split up 28 bits of offset into this range: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 |  */ | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 170 | #define PTE_FILE_MAX_BITS	28 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 |  | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 172 | #define pte_to_pgoff(_pte)	((((_pte).pte >> 1 ) & 0x07) | \ | 
 | 173 | 				 (((_pte).pte >> 2 ) & 0x38) | \ | 
 | 174 | 				 (((_pte).pte >> 10) <<  6 )) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 |  | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 176 | #define pgoff_to_pte(off)	((pte_t) { (((off) & 0x07) << 1 ) | \ | 
 | 177 | 					   (((off) & 0x38) << 2 ) | \ | 
 | 178 | 					   (((off) >>  6 ) << 10) | \ | 
 | 179 | 					   _PAGE_FILE }) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 |  | 
 | 181 | #else | 
 | 182 |  | 
 | 183 | /* Swap entries must have VALID and GLOBAL bits cleared. */ | 
| Sergei Shtylyov | 6ebba0e | 2006-05-27 20:43:04 +0400 | [diff] [blame] | 184 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) | 
 | 185 | #define __swp_type(x)		(((x).val >> 2) & 0x1f) | 
 | 186 | #define __swp_offset(x) 	 ((x).val >> 7) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | #define __swp_entry(type,offset)	\ | 
| Sergei Shtylyov | 6ebba0e | 2006-05-27 20:43:04 +0400 | [diff] [blame] | 188 | 		((swp_entry_t)  { ((type) << 2) | ((offset) << 7) }) | 
 | 189 | #else | 
 | 190 | #define __swp_type(x)		(((x).val >> 8) & 0x1f) | 
 | 191 | #define __swp_offset(x) 	 ((x).val >> 13) | 
 | 192 | #define __swp_entry(type,offset)	\ | 
 | 193 | 		((swp_entry_t)  { ((type) << 8) | ((offset) << 13) }) | 
 | 194 | #endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 |  | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 196 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | /* | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 198 |  * Bits 0 and 1 of pte_high are taken, use the rest for the page offset... | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 |  */ | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 200 | #define PTE_FILE_MAX_BITS	30 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 |  | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 202 | #define pte_to_pgoff(_pte)	((_pte).pte_high >> 2) | 
 | 203 | #define pgoff_to_pte(off) 	((pte_t) { _PAGE_FILE, (off) << 2 }) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 |  | 
 | 205 | #else | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 206 | /* | 
 | 207 |  * Bits 0, 4, 6, and 7 are taken, split up 28 bits of offset into this range: | 
 | 208 |  */ | 
 | 209 | #define PTE_FILE_MAX_BITS	28 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 |  | 
| Sergei Shtylyov | 7cb710c | 2006-05-27 22:39:39 +0400 | [diff] [blame] | 211 | #define pte_to_pgoff(_pte)	((((_pte).pte >> 1) & 0x7) | \ | 
 | 212 | 				 (((_pte).pte >> 2) & 0x8) | \ | 
 | 213 | 				 (((_pte).pte >> 8) <<  4)) | 
 | 214 |  | 
 | 215 | #define pgoff_to_pte(off)	((pte_t) { (((off) & 0x7) << 1) | \ | 
 | 216 | 					   (((off) & 0x8) << 2) | \ | 
 | 217 | 					   (((off) >>  4) << 8) | \ | 
 | 218 | 					   _PAGE_FILE }) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | #endif | 
 | 220 |  | 
 | 221 | #endif | 
 | 222 |  | 
| Sergei Shtylyov | 6ebba0e | 2006-05-27 20:43:04 +0400 | [diff] [blame] | 223 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) | 
 | 224 | #define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high }) | 
 | 225 | #define __swp_entry_to_pte(x)	((pte_t) { 0, (x).val }) | 
 | 226 | #else | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | #define __pte_to_swp_entry(pte)	((swp_entry_t) { pte_val(pte) }) | 
 | 228 | #define __swp_entry_to_pte(x)	((pte_t) { (x).val }) | 
| Sergei Shtylyov | 6ebba0e | 2006-05-27 20:43:04 +0400 | [diff] [blame] | 229 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 |  | 
 | 231 | #endif /* _ASM_PGTABLE_32_H */ |