blob: 5c4674ae8aea0279f1abba8cff8bdade994e0131 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
89#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070091#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93#include <asm/delay.h>
94#include <asm/hw_irq.h>
95#include <asm/io.h>
96#include <asm/iosapic.h>
97#include <asm/machvec.h>
98#include <asm/processor.h>
99#include <asm/ptrace.h>
100#include <asm/system.h>
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#undef DEBUG_INTERRUPT_ROUTING
103
104#ifdef DEBUG_INTERRUPT_ROUTING
105#define DBG(fmt...) printk(fmt)
106#else
107#define DBG(fmt...)
108#endif
109
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900110#define NR_PREALLOCATE_RTE_ENTRIES \
111 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700112#define RTE_PREALLOCATED (1)
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static DEFINE_SPINLOCK(iosapic_lock);
115
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900116/*
117 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
118 * vector.
119 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900120
121#define NO_REF_RTE 0
122
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900123static struct iosapic {
124 char __iomem *addr; /* base address of IOSAPIC */
125 unsigned int gsi_base; /* GSI base */
126 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
127 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
128#ifdef CONFIG_NUMA
129 unsigned short node; /* numa node association via pxm */
130#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900131 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700134struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136 char rte_index; /* IOSAPIC RTE index */
137 int refcnt; /* reference counter */
138 unsigned int flags; /* flags */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900139 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700140} ____cacheline_aligned;
141
142static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900143 struct list_head rtes; /* RTEs using this vector (empty =>
144 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900145 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 u32 low32; /* current value of low word of
147 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700148 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900150 unsigned char polarity: 1; /* interrupt polarity
151 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900153} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700155static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700157static int iosapic_kmalloc_ok;
158static LIST_HEAD(free_rte_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900160static inline void
161iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
162{
163 unsigned long flags;
164
165 spin_lock_irqsave(&iosapic->lock, flags);
166 __iosapic_write(iosapic->addr, reg, val);
167 spin_unlock_irqrestore(&iosapic->lock, flags);
168}
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/*
171 * Find an IOSAPIC associated with a GSI
172 */
173static inline int
174find_iosapic (unsigned int gsi)
175{
176 int i;
177
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700178 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900179 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
180 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 return i;
182 }
183
184 return -1;
185}
186
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900187static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900189 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700191 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900193 for (irq = 0; irq < NR_IRQS; irq++) {
194 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700195 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900196 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900197 return irq;
198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 return -1;
200}
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202int
203gsi_to_irq (unsigned int gsi)
204{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700205 unsigned long flags;
206 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700207
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900208 spin_lock_irqsave(&iosapic_lock, flags);
209 irq = __gsi_to_irq(gsi);
210 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700211 return irq;
212}
213
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900214static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700215{
216 struct iosapic_rte_info *rte;
217
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900218 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900219 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700220 return rte;
221 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
224static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226{
227 unsigned long pol, trigger, dmode;
228 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 int rte_index;
230 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700231 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900232 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
235
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900236 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700237 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 return; /* not an IOSAPIC interrupt */
239
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700240 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900241 pol = iosapic_intr_info[irq].polarity;
242 trigger = iosapic_intr_info[irq].trigger;
243 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
246
247#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900248 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#endif
250
251 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
252 (trigger << IOSAPIC_TRIGGER_SHIFT) |
253 (dmode << IOSAPIC_DELIVERY_SHIFT) |
254 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
255 vector);
256
257 /* dest contains both id and eid */
258 high32 = (dest << IOSAPIC_DEST_SHIFT);
259
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900260 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
261 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900262 iosapic_intr_info[irq].low32 = low32;
263 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266static void
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900267nop (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
269 /* do nothing... */
270}
271
Zou Nan haia79561132006-12-07 09:51:35 -0800272
273#ifdef CONFIG_KEXEC
274void
275kexec_disable_iosapic(void)
276{
277 struct iosapic_intr_info *info;
278 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900279 ia64_vector vec;
280 int irq;
281
282 for (irq = 0; irq < NR_IRQS; irq++) {
283 info = &iosapic_intr_info[irq];
284 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800285 list_for_each_entry(rte, &info->rtes,
286 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900287 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800288 IOSAPIC_RTE_LOW(rte->rte_index),
289 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900290 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800291 }
292 }
293}
294#endif
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296static void
297mask_irq (unsigned int irq)
298{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 u32 low32;
300 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700301 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900303 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 return; /* not an IOSAPIC interrupt! */
305
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900306 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900307 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
308 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900309 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900310 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312}
313
314static void
315unmask_irq (unsigned int irq)
316{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 u32 low32;
318 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700319 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900321 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 return; /* not an IOSAPIC interrupt! */
323
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900324 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
325 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900326 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900327 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
331
332static void
333iosapic_set_affinity (unsigned int irq, cpumask_t mask)
334{
335#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 u32 high32, low32;
337 int dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700339 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900340 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900344 cpus_and(mask, mask, cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (cpus_empty(mask))
346 return;
347
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900348 if (irq_prepare_move(irq, first_cpu(mask)))
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900349 return;
350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 dest = cpu_physical_id(first_cpu(mask));
352
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900353 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 return; /* not an IOSAPIC interrupt */
355
356 set_irq_affinity_info(irq, dest, redir);
357
358 /* dest contains both id and eid */
359 high32 = dest << IOSAPIC_DEST_SHIFT;
360
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900361 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900362 if (redir)
363 /* change delivery mode to lowest priority */
364 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
365 else
366 /* change delivery mode to fixed */
367 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900368 low32 &= IOSAPIC_VECTOR_MASK;
369 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900371 iosapic_intr_info[irq].low32 = low32;
372 iosapic_intr_info[irq].dest = dest;
373 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900374 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900375 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900376 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
377 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379#endif
380}
381
382/*
383 * Handlers for level-triggered interrupts.
384 */
385
386static unsigned int
387iosapic_startup_level_irq (unsigned int irq)
388{
389 unmask_irq(irq);
390 return 0;
391}
392
393static void
394iosapic_end_level_irq (unsigned int irq)
395{
396 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700397 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900398 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900400 irq_complete_move(irq);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900401 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
402 do_unmask_irq = 1;
403 mask_irq(irq);
404 }
405
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900406 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900407 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900408
409 if (unlikely(do_unmask_irq)) {
410 move_masked_irq(irq);
411 unmask_irq(irq);
412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415#define iosapic_shutdown_level_irq mask_irq
416#define iosapic_enable_level_irq unmask_irq
417#define iosapic_disable_level_irq mask_irq
418#define iosapic_ack_level_irq nop
419
Simon Horman9e004eb2007-12-07 14:44:05 -0800420static struct irq_chip irq_type_iosapic_level = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800421 .name = "IO-SAPIC-level",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 .startup = iosapic_startup_level_irq,
423 .shutdown = iosapic_shutdown_level_irq,
424 .enable = iosapic_enable_level_irq,
425 .disable = iosapic_disable_level_irq,
426 .ack = iosapic_ack_level_irq,
427 .end = iosapic_end_level_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800428 .mask = mask_irq,
429 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 .set_affinity = iosapic_set_affinity
431};
432
433/*
434 * Handlers for edge-triggered interrupts.
435 */
436
437static unsigned int
438iosapic_startup_edge_irq (unsigned int irq)
439{
440 unmask_irq(irq);
441 /*
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
445 */
446 return 0;
447}
448
449static void
450iosapic_ack_edge_irq (unsigned int irq)
451{
Ingo Molnara8553ac2006-06-29 02:24:38 -0700452 irq_desc_t *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900454 irq_complete_move(irq);
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700455 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 /*
457 * Once we have recorded IRQ_PENDING already, we can mask the
458 * interrupt for real. This prevents IRQ storms from unhandled
459 * devices.
460 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900461 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
462 (IRQ_PENDING|IRQ_DISABLED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 mask_irq(irq);
464}
465
466#define iosapic_enable_edge_irq unmask_irq
467#define iosapic_disable_edge_irq nop
468#define iosapic_end_edge_irq nop
469
Simon Horman9e004eb2007-12-07 14:44:05 -0800470static struct irq_chip irq_type_iosapic_edge = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800471 .name = "IO-SAPIC-edge",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 .startup = iosapic_startup_edge_irq,
473 .shutdown = iosapic_disable_edge_irq,
474 .enable = iosapic_enable_edge_irq,
475 .disable = iosapic_disable_edge_irq,
476 .ack = iosapic_ack_edge_irq,
477 .end = iosapic_end_edge_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800478 .mask = mask_irq,
479 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 .set_affinity = iosapic_set_affinity
481};
482
Simon Horman9e004eb2007-12-07 14:44:05 -0800483static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484iosapic_version (char __iomem *addr)
485{
486 /*
487 * IOSAPIC Version Register return 32 bit structure like:
488 * {
489 * unsigned int version : 8;
490 * unsigned int reserved1 : 8;
491 * unsigned int max_redir : 8;
492 * unsigned int reserved2 : 8;
493 * }
494 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900495 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496}
497
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900498static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700499{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900500 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700501 struct iosapic_intr_info *info;
502
503 /*
504 * shared vectors for edge-triggered interrupts are not
505 * supported yet
506 */
507 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900508 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700509
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900510 for (i = 0; i <= NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700511 info = &iosapic_intr_info[i];
512 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900513 (info->dmode == IOSAPIC_FIXED ||
514 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
515 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700516 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900517 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700518 min_count = info->count;
519 }
520 }
521 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900522 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * if the given vector is already owned by other,
527 * assign a new vector for the other and make the vector available
528 */
529static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900530iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900532 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900534 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900535 new_irq = create_irq();
536 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800537 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900538 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900539 irq_to_vector(irq), irq_to_vector(new_irq));
540 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900542 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
543 list_move(iosapic_intr_info[irq].rtes.next,
544 &iosapic_intr_info[new_irq].rtes);
545 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900546 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900547 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
548 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 }
550}
551
Sam Ravnborg056e6d82007-07-30 22:50:13 +0200552static struct iosapic_rte_info * __init_refok iosapic_alloc_rte (void)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700553{
554 int i;
555 struct iosapic_rte_info *rte;
556 int preallocated = 0;
557
558 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900559 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
560 NR_PREALLOCATE_RTE_ENTRIES);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700561 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
562 list_add(&rte->rte_list, &free_rte_list);
563 }
564
565 if (!list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900566 rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
567 rte_list);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700568 list_del(&rte->rte_list);
569 preallocated++;
570 } else {
571 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
572 if (!rte)
573 return NULL;
574 }
575
576 memset(rte, 0, sizeof(struct iosapic_rte_info));
577 if (preallocated)
578 rte->flags |= RTE_PREALLOCATED;
579
580 return rte;
581}
582
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900583static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700584{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900585 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700586}
587
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900588struct irq_chip*
589ia64_native_iosapic_get_irq_chip(unsigned long trigger)
590{
591 if (trigger == IOSAPIC_EDGE)
592 return &irq_type_iosapic_edge;
593 else
594 return &irq_type_iosapic_level;
595}
596
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400597static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900598register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 unsigned long polarity, unsigned long trigger)
600{
601 irq_desc_t *idesc;
602 struct hw_interrupt_type *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700604 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
606 index = find_iosapic(gsi);
607 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900608 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800609 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400610 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 }
612
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900613 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700614 if (!rte) {
615 rte = iosapic_alloc_rte();
616 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900617 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800618 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400619 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700620 }
621
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900622 rte->iosapic = &iosapic_lists[index];
623 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700624 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900625 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
626 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700627 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700628 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900629 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900630 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900631 if (info->count > 0 &&
632 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900633 printk (KERN_WARNING
634 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800635 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400636 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700637 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900638 rte->refcnt++;
639 iosapic_intr_info[irq].count++;
640 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700641 }
642
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900643 iosapic_intr_info[irq].polarity = polarity;
644 iosapic_intr_info[irq].dmode = delivery;
645 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900647 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900649 idesc = irq_desc + irq;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900650 if (irq_type != NULL && idesc->chip != irq_type) {
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700651 if (idesc->chip != &no_irq_type)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900652 printk(KERN_WARNING
653 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800654 __func__, irq_to_vector(irq),
Andrew Morton351a5832006-11-16 00:42:58 -0800655 idesc->chip->name, irq_type->name);
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700656 idesc->chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 }
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400658 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660
661static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900662get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
664#ifdef CONFIG_SMP
665 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800666 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900667 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700670 * In case of vector shared by multiple RTEs, all RTEs that
671 * share the vector need to use the same destination CPU.
672 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900673 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900674 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700675
676 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 * If the platform supports redirection via XTP, let it
678 * distribute interrupts.
679 */
680 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
681 return cpu_physical_id(smp_processor_id());
682
683 /*
684 * Some interrupts (ACPI SCI, for instance) are registered
685 * before the BSP is marked as online.
686 */
687 if (!cpu_online(smp_processor_id()))
688 return cpu_physical_id(smp_processor_id());
689
Ashok Rajff741902005-11-11 14:32:40 -0800690#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900691 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800692 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800693#endif
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695#ifdef CONFIG_NUMA
696 {
697 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
698 cpumask_t cpu_mask;
699
700 iosapic_index = find_iosapic(gsi);
701 if (iosapic_index < 0 ||
702 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
703 goto skip_numa_setup;
704
705 cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900706 cpus_and(cpu_mask, cpu_mask, domain);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 for_each_cpu_mask(numa_cpu, cpu_mask) {
708 if (!cpu_online(numa_cpu))
709 cpu_clear(numa_cpu, cpu_mask);
710 }
711
712 num_cpus = cpus_weight(cpu_mask);
713
714 if (!num_cpus)
715 goto skip_numa_setup;
716
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900717 /* Use irq assignment to distribute across cpus in node */
718 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720 for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
721 numa_cpu = next_cpu(numa_cpu, cpu_mask);
722
723 if (numa_cpu != NR_CPUS)
724 return cpu_physical_id(numa_cpu);
725 }
726skip_numa_setup:
727#endif
728 /*
729 * Otherwise, round-robin interrupt vectors across all the
730 * processors. (It'd be nice if we could be smarter in the
731 * case of NUMA.)
732 */
733 do {
734 if (++cpu >= NR_CPUS)
735 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900736 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
738 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900739#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return cpu_physical_id(smp_processor_id());
741#endif
742}
743
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900744static inline unsigned char choose_dmode(void)
745{
746#ifdef CONFIG_SMP
747 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
748 return IOSAPIC_LOWEST_PRIORITY;
749#endif
750 return IOSAPIC_FIXED;
751}
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753/*
754 * ACPI can describe IOSAPIC interrupts via static tables and namespace
755 * methods. This provides an interface to register those interrupts and
756 * program the IOSAPIC RTE.
757 */
758int
759iosapic_register_intr (unsigned int gsi,
760 unsigned long polarity, unsigned long trigger)
761{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900762 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 unsigned int dest;
764 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700765 struct iosapic_rte_info *rte;
766 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900767 unsigned char dmode;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900768
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 /*
770 * If this GSI has already been registered (i.e., it's a
771 * shared interrupt, or we lost a race to register it),
772 * don't touch the RTE.
773 */
774 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900775 irq = __gsi_to_irq(gsi);
776 if (irq > 0) {
777 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900778 if(iosapic_intr_info[irq].count == 0) {
779 assign_irq_vector(irq);
780 dynamic_irq_init(irq);
781 } else if (rte->refcnt != NO_REF_RTE) {
782 rte->refcnt++;
783 goto unlock_iosapic_lock;
784 }
785 } else
786 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700788 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900789 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900790 irq = iosapic_find_sharable_irq(trigger, polarity);
791 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900792 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900793 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700794
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900795 spin_lock(&irq_desc[irq].lock);
796 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900797 dmode = choose_dmode();
798 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900799 if (err < 0) {
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900800 spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900801 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900802 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900803 }
804
805 /*
806 * If the vector is shared and already unmasked for other
807 * interrupt sources, don't mask it.
808 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900809 low32 = iosapic_intr_info[irq].low32;
810 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900811 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900812 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700813
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
815 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
816 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900817 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900818
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900819 spin_unlock(&irq_desc[irq].lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900820 unlock_iosapic_lock:
821 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900822 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825void
826iosapic_unregister_intr (unsigned int gsi)
827{
828 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900829 int irq, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 irq_desc_t *idesc;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700831 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700833 unsigned int dest;
834 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 /*
837 * If the irq associated with the gsi is not found,
838 * iosapic_unregister_intr() is unbalanced. We need to check
839 * this again after getting locks.
840 */
841 irq = gsi_to_irq(gsi);
842 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900843 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
844 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 WARN_ON(1);
846 return;
847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900849 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900850 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900851 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
852 gsi);
853 WARN_ON(1);
854 goto out;
855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900857 if (--rte->refcnt > 0)
858 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900860 idesc = irq_desc + irq;
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900861 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900862
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900863 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900864 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900865 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900867 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900868 index = find_iosapic(gsi);
869 iosapic_lists[index].rtes_inuse--;
870 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900872 trigger = iosapic_intr_info[irq].trigger;
873 polarity = iosapic_intr_info[irq].polarity;
874 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900875 printk(KERN_INFO
876 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
877 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
878 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900879 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900881 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700882#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900883 /* Clear affinity */
884 cpus_setall(idesc->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700885#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900886 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900887 iosapic_intr_info[irq].dest = 0;
888 iosapic_intr_info[irq].dmode = 0;
889 iosapic_intr_info[irq].polarity = 0;
890 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900891 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700892
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900893 /* Destroy and reserve IRQ */
894 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700896 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900897 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
900/*
901 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 */
903int __init
904iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
905 int iosapic_vector, u16 eid, u16 id,
906 unsigned long polarity, unsigned long trigger)
907{
908 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
909 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900910 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 unsigned int dest = ((id << 8) | eid) & 0xffff;
912
913 switch (int_type) {
914 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900915 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900916 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 /*
918 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
919 * we need to make sure the vector is available
920 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900921 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 delivery = IOSAPIC_PMI;
923 break;
924 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900925 irq = create_irq();
926 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800927 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900928 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 delivery = IOSAPIC_INIT;
930 break;
931 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900932 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900933 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900934 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 mask = 1;
936 break;
937 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800938 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900939 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 return -1;
941 }
942
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900943 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900945 printk(KERN_INFO
946 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
947 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
949 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
950 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
951 cpu_logical_id(dest), dest, vector);
952
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900953 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return vector;
955}
956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957/*
958 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700960void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
962 unsigned long polarity,
963 unsigned long trigger)
964{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900965 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900967 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900969 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900970 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900971 dmode = choose_dmode();
972 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
974 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
975 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
976 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
977 cpu_logical_id(dest), dest, vector);
978
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900979 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
982void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900983ia64_native_iosapic_pcat_compat_init(void)
984{
985 if (pcat_compat) {
986 /*
987 * Disable the compatibility mode interrupts (8259 style),
988 * needs IN/OUT support enabled.
989 */
990 printk(KERN_INFO
991 "%s: Disabling PC-AT compatible 8259 interrupts\n",
992 __func__);
993 outb(0xff, 0xA1);
994 outb(0xff, 0x21);
995 }
996}
997
998void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999iosapic_system_init (int system_pcat_compat)
1000{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +09001001 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +09001003 for (irq = 0; irq < NR_IRQS; ++irq) {
1004 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001005 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +09001006 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +09001007
1008 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001009 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
1011 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +09001012 if (pcat_compat)
1013 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001016static inline int
1017iosapic_alloc (void)
1018{
1019 int index;
1020
1021 for (index = 0; index < NR_IOSAPICS; index++)
1022 if (!iosapic_lists[index].addr)
1023 return index;
1024
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001025 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001026 return -1;
1027}
1028
1029static inline void
1030iosapic_free (int index)
1031{
1032 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1033}
1034
1035static inline int
1036iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1037{
1038 int index;
1039 unsigned int gsi_end, base, end;
1040
1041 /* check gsi range */
1042 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1043 for (index = 0; index < NR_IOSAPICS; index++) {
1044 if (!iosapic_lists[index].addr)
1045 continue;
1046
1047 base = iosapic_lists[index].gsi_base;
1048 end = base + iosapic_lists[index].num_rte - 1;
1049
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001050 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001051 continue; /* OK */
1052
1053 return -EBUSY;
1054 }
1055 return 0;
1056}
1057
1058int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1060{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001061 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 unsigned int isa_irq, ver;
1063 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001064 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001066 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001067 index = find_iosapic(gsi_base);
1068 if (index >= 0) {
1069 spin_unlock_irqrestore(&iosapic_lock, flags);
1070 return -EBUSY;
1071 }
1072
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001073 addr = ioremap(phys_addr, 0);
1074 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001075 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1076 iounmap(addr);
1077 spin_unlock_irqrestore(&iosapic_lock, flags);
1078 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001079 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001080
1081 /*
1082 * The MAX_REDIR register holds the highest input pin number
1083 * (starting from 0). We add 1 so that we can use it for
1084 * number of pins (= RTEs)
1085 */
1086 num_rte = ((ver >> 16) & 0xff) + 1;
1087
1088 index = iosapic_alloc();
1089 iosapic_lists[index].addr = addr;
1090 iosapic_lists[index].gsi_base = gsi_base;
1091 iosapic_lists[index].num_rte = num_rte;
1092#ifdef CONFIG_NUMA
1093 iosapic_lists[index].node = MAX_NUMNODES;
1094#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001095 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001096 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 if ((gsi_base == 0) && pcat_compat) {
1099 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001100 * Map the legacy ISA devices into the IOSAPIC data. Some of
1101 * these may get reprogrammed later on with data from the ACPI
1102 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 */
1104 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001105 iosapic_override_isa_irq(isa_irq, isa_irq,
1106 IOSAPIC_POL_HIGH,
1107 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001109 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110}
1111
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001112#ifdef CONFIG_HOTPLUG
1113int
1114iosapic_remove (unsigned int gsi_base)
1115{
1116 int index, err = 0;
1117 unsigned long flags;
1118
1119 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001120 index = find_iosapic(gsi_base);
1121 if (index < 0) {
1122 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001123 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001124 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001125 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001126
1127 if (iosapic_lists[index].rtes_inuse) {
1128 err = -EBUSY;
1129 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001130 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001131 goto out;
1132 }
1133
1134 iounmap(iosapic_lists[index].addr);
1135 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001136 out:
1137 spin_unlock_irqrestore(&iosapic_lock, flags);
1138 return err;
1139}
1140#endif /* CONFIG_HOTPLUG */
1141
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001143void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144map_iosapic_to_node(unsigned int gsi_base, int node)
1145{
1146 int index;
1147
1148 index = find_iosapic(gsi_base);
1149 if (index < 0) {
1150 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001151 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 return;
1153 }
1154 iosapic_lists[index].node = node;
1155 return;
1156}
1157#endif
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001158
1159static int __init iosapic_enable_kmalloc (void)
1160{
1161 iosapic_kmalloc_ok = 1;
1162 return 0;
1163}
1164core_initcall (iosapic_enable_kmalloc);