blob: 8a171ad7727482f66c18bc41f7ebe98e88604bc0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* cpudata.h: Per-cpu parameters.
2 *
David S. Miller56fb4df2006-02-26 23:24:22 -08003 * Copyright (C) 2003, 2005, 2006 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#ifndef _SPARC64_CPUDATA_H
7#define _SPARC64_CPUDATA_H
8
David S. Millerd257d5d2006-02-06 23:44:37 -08009#include <asm/hypervisor.h>
David S. Miller89a52642006-02-07 21:15:41 -080010#include <asm/asi.h>
David S. Millerd257d5d2006-02-06 23:44:37 -080011
David S. Miller56fb4df2006-02-26 23:24:22 -080012#ifndef __ASSEMBLY__
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/percpu.h>
David S. Miller56fb4df2006-02-26 23:24:22 -080015#include <linux/threads.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17typedef struct {
18 /* Dcache line 1 */
David S. Millerd7ce78f2005-08-29 22:46:43 -070019 unsigned int __softirq_pending; /* must be 1st, see rtrap.S */
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 unsigned int multiplier;
21 unsigned int counter;
22 unsigned int idle_volume;
23 unsigned long clock_tick; /* %tick's per second */
24 unsigned long udelay_val;
25
David S. Miller3c936462006-01-31 18:30:27 -080026 /* Dcache line 2, rarely used */
David S. Miller80dc0d62005-09-26 00:32:17 -070027 unsigned int dcache_size;
28 unsigned int dcache_line_size;
29 unsigned int icache_size;
30 unsigned int icache_line_size;
31 unsigned int ecache_size;
32 unsigned int ecache_line_size;
David S. Miller80dc0d62005-09-26 00:32:17 -070033 unsigned int __pad3;
David S. Miller05e28f92006-01-31 18:30:13 -080034 unsigned int __pad4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035} cpuinfo_sparc;
36
37DECLARE_PER_CPU(cpuinfo_sparc, __cpu_data);
38#define cpu_data(__cpu) per_cpu(__cpu_data, (__cpu))
39#define local_cpu_data() __get_cpu_var(__cpu_data)
40
David S. Miller56fb4df2006-02-26 23:24:22 -080041/* Trap handling code needs to get at a few critical values upon
42 * trap entry and to process TSB misses. These cannot be in the
43 * per_cpu() area as we really need to lock them into the TLB and
44 * thus make them part of the main kernel image. As a result we
45 * try to make this as small as possible.
46 *
47 * This is padded out and aligned to 64-bytes to avoid false sharing
48 * on SMP.
49 */
50
51/* If you modify the size of this structure, please update
52 * TRAP_BLOCK_SZ_SHIFT below.
53 */
54struct thread_info;
55struct trap_per_cpu {
56/* D-cache line 1 */
57 struct thread_info *thread;
58 unsigned long pgd_paddr;
59 unsigned long __pad1[2];
60
61/* D-cache line 2 */
62 unsigned long __pad2[4];
David S. Millerd257d5d2006-02-06 23:44:37 -080063
64/* Dcache lines 3 and 4 */
65 struct hv_fault_status fault_info;
David S. Miller56fb4df2006-02-26 23:24:22 -080066} __attribute__((aligned(64)));
67extern struct trap_per_cpu trap_block[NR_CPUS];
68extern void init_cur_cpu_trap(void);
David S. Millera8b900d2006-01-31 18:33:37 -080069extern void setup_tba(void);
David S. Miller56fb4df2006-02-26 23:24:22 -080070
David S. Miller92704a12006-02-26 23:27:19 -080071#ifdef CONFIG_SMP
72struct cpuid_patch_entry {
73 unsigned int addr;
74 unsigned int cheetah_safari[4];
75 unsigned int cheetah_jbus[4];
76 unsigned int starfire[4];
David S. Millerd96b8152006-02-04 15:40:53 -080077 unsigned int sun4v[4];
David S. Miller92704a12006-02-26 23:27:19 -080078};
79extern struct cpuid_patch_entry __cpuid_patch, __cpuid_patch_end;
80#endif
81
David S. Millerdf7d6ae2006-02-07 00:00:16 -080082struct sun4v_1insn_patch_entry {
David S. Miller936f4822006-02-05 21:29:28 -080083 unsigned int addr;
84 unsigned int insn;
85};
David S. Millerdf7d6ae2006-02-07 00:00:16 -080086extern struct sun4v_1insn_patch_entry __sun4v_1insn_patch,
87 __sun4v_1insn_patch_end;
David S. Miller45fec052006-02-05 22:27:28 -080088
David S. Millerdf7d6ae2006-02-07 00:00:16 -080089struct sun4v_2insn_patch_entry {
David S. Miller45fec052006-02-05 22:27:28 -080090 unsigned int addr;
91 unsigned int insns[2];
92};
David S. Millerdf7d6ae2006-02-07 00:00:16 -080093extern struct sun4v_2insn_patch_entry __sun4v_2insn_patch,
94 __sun4v_2insn_patch_end;
95
David S. Miller56fb4df2006-02-26 23:24:22 -080096#endif /* !(__ASSEMBLY__) */
97
98#define TRAP_PER_CPU_THREAD 0x00
99#define TRAP_PER_CPU_PGD_PADDR 0x08
David S. Millerd257d5d2006-02-06 23:44:37 -0800100#define TRAP_PER_CPU_FAULT_INFO 0x20
David S. Miller56fb4df2006-02-26 23:24:22 -0800101
David S. Millerd257d5d2006-02-06 23:44:37 -0800102#define TRAP_BLOCK_SZ_SHIFT 7
David S. Miller56fb4df2006-02-26 23:24:22 -0800103
David S. Millerd96b8152006-02-04 15:40:53 -0800104#include <asm/scratchpad.h>
105
David S. Miller92704a12006-02-26 23:27:19 -0800106#ifdef CONFIG_SMP
107
108#define __GET_CPUID(REG) \
109 /* Spitfire implementation (default). */ \
110661: ldxa [%g0] ASI_UPA_CONFIG, REG; \
111 srlx REG, 17, REG; \
112 and REG, 0x1f, REG; \
113 nop; \
114 .section .cpuid_patch, "ax"; \
115 /* Instruction location. */ \
116 .word 661b; \
117 /* Cheetah Safari implementation. */ \
118 ldxa [%g0] ASI_SAFARI_CONFIG, REG; \
119 srlx REG, 17, REG; \
120 and REG, 0x3ff, REG; \
121 nop; \
122 /* Cheetah JBUS implementation. */ \
123 ldxa [%g0] ASI_JBUS_CONFIG, REG; \
124 srlx REG, 17, REG; \
125 and REG, 0x1f, REG; \
126 nop; \
127 /* Starfire implementation. */ \
128 sethi %hi(0x1fff40000d0 >> 9), REG; \
129 sllx REG, 9, REG; \
130 or REG, 0xd0, REG; \
131 lduwa [REG] ASI_PHYS_BYPASS_EC_E, REG;\
David S. Millerd96b8152006-02-04 15:40:53 -0800132 /* sun4v implementation. */ \
133 mov SCRATCHPAD_CPUID, REG; \
David S. Millerd96b8152006-02-04 15:40:53 -0800134 ldxa [REG] ASI_SCRATCHPAD, REG; \
135 nop; \
David S. Miller89a52642006-02-07 21:15:41 -0800136 nop; \
David S. Miller92704a12006-02-26 23:27:19 -0800137 .previous;
David S. Miller56fb4df2006-02-26 23:24:22 -0800138
David S. Millerffe483d2006-02-02 21:55:10 -0800139/* Clobbers TMP, current address space PGD phys address into DEST. */
140#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
141 __GET_CPUID(TMP) \
142 sethi %hi(trap_block), DEST; \
143 sllx TMP, TRAP_BLOCK_SZ_SHIFT, TMP; \
144 or DEST, %lo(trap_block), DEST; \
145 add DEST, TMP, DEST; \
146 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800147
David S. Millerffe483d2006-02-02 21:55:10 -0800148/* Clobbers TMP, loads local processor's IRQ work area into DEST. */
149#define TRAP_LOAD_IRQ_WORK(DEST, TMP) \
150 __GET_CPUID(TMP) \
151 sethi %hi(__irq_work), DEST; \
152 sllx TMP, 6, TMP; \
153 or DEST, %lo(__irq_work), DEST; \
154 add DEST, TMP, DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800155
David S. Millerffe483d2006-02-02 21:55:10 -0800156/* Clobbers TMP, loads DEST with current thread info pointer. */
157#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
158 __GET_CPUID(TMP) \
159 sethi %hi(trap_block), DEST; \
160 sllx TMP, TRAP_BLOCK_SZ_SHIFT, TMP; \
161 or DEST, %lo(trap_block), DEST; \
162 ldx [DEST + TMP], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800163
David S. Millerffe483d2006-02-02 21:55:10 -0800164/* Given the current thread info pointer in THR, load the per-cpu
165 * area base of the current processor into DEST. REG1, REG2, and REG3 are
David S. Miller56fb4df2006-02-26 23:24:22 -0800166 * clobbered.
David S. Miller86b81862006-01-31 18:34:51 -0800167 *
David S. Millerffe483d2006-02-02 21:55:10 -0800168 * You absolutely cannot use DEST as a temporary in this code. The
David S. Miller86b81862006-01-31 18:34:51 -0800169 * reason is that traps can happen during execution, and return from
David S. Millerffe483d2006-02-02 21:55:10 -0800170 * trap will load the fully resolved DEST per-cpu base. This can corrupt
David S. Miller86b81862006-01-31 18:34:51 -0800171 * the calculations done by the macro mid-stream.
David S. Miller56fb4df2006-02-26 23:24:22 -0800172 */
David S. Millerffe483d2006-02-02 21:55:10 -0800173#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3) \
174 ldub [THR + TI_CPU], REG1; \
David S. Miller86b81862006-01-31 18:34:51 -0800175 sethi %hi(__per_cpu_shift), REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800176 sethi %hi(__per_cpu_base), REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800177 ldx [REG3 + %lo(__per_cpu_shift)], REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800178 ldx [REG2 + %lo(__per_cpu_base)], REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800179 sllx REG1, REG3, REG3; \
David S. Millerffe483d2006-02-02 21:55:10 -0800180 add REG3, REG2, DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800181
David S. Miller56fb4df2006-02-26 23:24:22 -0800182#else
David S. Miller92704a12006-02-26 23:27:19 -0800183
184/* Uniprocessor versions, we know the cpuid is zero. */
David S. Millerffe483d2006-02-02 21:55:10 -0800185#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
186 sethi %hi(trap_block), DEST; \
187 or DEST, %lo(trap_block), DEST; \
188 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800189
David S. Millerffe483d2006-02-02 21:55:10 -0800190#define TRAP_LOAD_IRQ_WORK(DEST, TMP) \
191 sethi %hi(__irq_work), DEST; \
192 or DEST, %lo(__irq_work), DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800193
David S. Millerffe483d2006-02-02 21:55:10 -0800194#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
195 sethi %hi(trap_block), DEST; \
196 ldx [DEST + %lo(trap_block)], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800197
David S. Millerffe483d2006-02-02 21:55:10 -0800198/* No per-cpu areas on uniprocessor, so no need to load DEST. */
199#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3)
David S. Miller92704a12006-02-26 23:27:19 -0800200
201#endif /* !(CONFIG_SMP) */
David S. Miller56fb4df2006-02-26 23:24:22 -0800202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#endif /* _SPARC64_CPUDATA_H */