blob: a50b787b3bfab3a8d9f7ba0079217f1b3a2deae1 [file] [log] [blame]
Jon Masone4650582006-06-26 13:58:14 +02001/*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
Muli Ben-Yehuda98822342007-07-21 17:10:48 +02004 * Copyright IBM Corporation, 2006-2007
Jon Masond8d2bed2006-10-05 18:47:21 +02005 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
Jon Masone4650582006-06-26 13:58:14 +02006 *
Jon Masond8d2bed2006-10-05 18:47:21 +02007 * Author: Jon Mason <jdmason@kudzu.us>
Muli Ben-Yehudaaa0a9f32006-07-10 17:06:15 +02008 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
Jon Masone4650582006-06-26 13:58:14 +020010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
Jon Masone4650582006-06-26 13:58:14 +020025#include <linux/kernel.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
32#include <linux/dma-mapping.h>
33#include <linux/init.h>
34#include <linux/bitops.h>
35#include <linux/pci_ids.h>
36#include <linux/pci.h>
37#include <linux/delay.h>
Jens Axboe8b87d9f2007-07-24 12:38:15 +020038#include <linux/scatterlist.h>
Yinghai Luf2cf8e02007-07-21 17:11:31 +020039#include <asm/iommu.h>
Jon Masone4650582006-06-26 13:58:14 +020040#include <asm/calgary.h>
41#include <asm/tce.h>
42#include <asm/pci-direct.h>
43#include <asm/system.h>
44#include <asm/dma.h>
Laurent Vivierb34e90b2006-12-07 02:14:06 +010045#include <asm/rio.h>
Jon Masone4650582006-06-26 13:58:14 +020046
Muli Ben-Yehudabff65472006-12-07 02:14:07 +010047#ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
48int use_calgary __read_mostly = 1;
49#else
50int use_calgary __read_mostly = 0;
51#endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
52
Jon Masone4650582006-06-26 13:58:14 +020053#define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +020054#define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
Jon Masone4650582006-06-26 13:58:14 +020055
Jon Masone4650582006-06-26 13:58:14 +020056/* register offsets inside the host bridge space */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020057#define CALGARY_CONFIG_REG 0x0108
58#define PHB_CSR_OFFSET 0x0110 /* Channel Status */
Jon Masone4650582006-06-26 13:58:14 +020059#define PHB_PLSSR_OFFSET 0x0120
60#define PHB_CONFIG_RW_OFFSET 0x0160
61#define PHB_IOBASE_BAR_LOW 0x0170
62#define PHB_IOBASE_BAR_HIGH 0x0180
63#define PHB_MEM_1_LOW 0x0190
64#define PHB_MEM_1_HIGH 0x01A0
65#define PHB_IO_ADDR_SIZE 0x01B0
66#define PHB_MEM_1_SIZE 0x01C0
67#define PHB_MEM_ST_OFFSET 0x01D0
68#define PHB_AER_OFFSET 0x0200
69#define PHB_CONFIG_0_HIGH 0x0220
70#define PHB_CONFIG_0_LOW 0x0230
71#define PHB_CONFIG_0_END 0x0240
72#define PHB_MEM_2_LOW 0x02B0
73#define PHB_MEM_2_HIGH 0x02C0
74#define PHB_MEM_2_SIZE_HIGH 0x02D0
75#define PHB_MEM_2_SIZE_LOW 0x02E0
76#define PHB_DOSHOLE_OFFSET 0x08E0
77
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020078/* CalIOC2 specific */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020079#define PHB_SAVIOR_L2 0x0DB0
80#define PHB_PAGE_MIG_CTRL 0x0DA8
81#define PHB_PAGE_MIG_DEBUG 0x0DA0
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +020082#define PHB_ROOT_COMPLEX_STATUS 0x0CB0
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020083
Jon Masone4650582006-06-26 13:58:14 +020084/* PHB_CONFIG_RW */
85#define PHB_TCE_ENABLE 0x20000000
86#define PHB_SLOT_DISABLE 0x1C000000
87#define PHB_DAC_DISABLE 0x01000000
88#define PHB_MEM2_ENABLE 0x00400000
89#define PHB_MCSR_ENABLE 0x00100000
90/* TAR (Table Address Register) */
91#define TAR_SW_BITS 0x0000ffffffff800fUL
92#define TAR_VALID 0x0000000000000008UL
93/* CSR (Channel/DMA Status Register) */
94#define CSR_AGENT_MASK 0xffe0ffff
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020095/* CCR (Calgary Configuration Register) */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020096#define CCR_2SEC_TIMEOUT 0x000000000000000EUL
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +020097/* PMCR/PMDR (Page Migration Control/Debug Registers */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020098#define PMR_SOFTSTOP 0x80000000
99#define PMR_SOFTSTOPFAULT 0x40000000
100#define PMR_HARDSTOP 0x20000000
Jon Masone4650582006-06-26 13:58:14 +0200101
102#define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
Jon Masond2105b12006-07-29 21:42:43 +0200103#define MAX_NUM_CHASSIS 8 /* max number of chassis */
Muli Ben-Yehuda4ea8a5d2006-09-26 10:52:33 +0200104/* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
105#define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
Jon Masone4650582006-06-26 13:58:14 +0200106#define PHBS_PER_CALGARY 4
107
108/* register offsets in Calgary's internal register space */
109static const unsigned long tar_offsets[] = {
110 0x0580 /* TAR0 */,
111 0x0588 /* TAR1 */,
112 0x0590 /* TAR2 */,
113 0x0598 /* TAR3 */
114};
115
116static const unsigned long split_queue_offsets[] = {
117 0x4870 /* SPLIT QUEUE 0 */,
118 0x5870 /* SPLIT QUEUE 1 */,
119 0x6870 /* SPLIT QUEUE 2 */,
120 0x7870 /* SPLIT QUEUE 3 */
121};
122
123static const unsigned long phb_offsets[] = {
124 0x8000 /* PHB0 */,
125 0x9000 /* PHB1 */,
126 0xA000 /* PHB2 */,
127 0xB000 /* PHB3 */
128};
129
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100130/* PHB debug registers */
131
132static const unsigned long phb_debug_offsets[] = {
133 0x4000 /* PHB 0 DEBUG */,
134 0x5000 /* PHB 1 DEBUG */,
135 0x6000 /* PHB 2 DEBUG */,
136 0x7000 /* PHB 3 DEBUG */
137};
138
139/*
140 * STUFF register for each debug PHB,
141 * byte 1 = start bus number, byte 2 = end bus number
142 */
143
144#define PHB_DEBUG_STUFF_OFFSET 0x0020
145
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100146#define EMERGENCY_PAGES 32 /* = 128KB */
147
Jon Masone4650582006-06-26 13:58:14 +0200148unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
149static int translate_empty_slots __read_mostly = 0;
150static int calgary_detected __read_mostly = 0;
151
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100152static struct rio_table_hdr *rio_table_hdr __initdata;
153static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +0100154static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100155
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200156struct calgary_bus_info {
157 void *tce_space;
Muli Ben-Yehuda0577f1482006-09-26 10:52:31 +0200158 unsigned char translation_disabled;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200159 signed char phbid;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100160 void __iomem *bbar;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200161};
162
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200163static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
164static void calgary_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200165static void calgary_dump_error_regs(struct iommu_table *tbl);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200166static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200167static void calioc2_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200168static void calioc2_dump_error_regs(struct iommu_table *tbl);
Jon Masone4650582006-06-26 13:58:14 +0200169
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200170static struct cal_chipset_ops calgary_chip_ops = {
171 .handle_quirks = calgary_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200172 .tce_cache_blast = calgary_tce_cache_blast,
173 .dump_error_regs = calgary_dump_error_regs
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200174};
175
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200176static struct cal_chipset_ops calioc2_chip_ops = {
177 .handle_quirks = calioc2_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200178 .tce_cache_blast = calioc2_tce_cache_blast,
179 .dump_error_regs = calioc2_dump_error_regs
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200180};
181
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200182static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
Jon Masone4650582006-06-26 13:58:14 +0200183
184/* enable this to stress test the chip's TCE cache */
185#ifdef CONFIG_IOMMU_DEBUG
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200186int debugging __read_mostly = 1;
187
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200188static inline unsigned long verify_bit_range(unsigned long* bitmap,
189 int expected, unsigned long start, unsigned long end)
190{
191 unsigned long idx = start;
192
193 BUG_ON(start >= end);
194
195 while (idx < end) {
196 if (!!test_bit(idx, bitmap) != expected)
197 return idx;
198 ++idx;
199 }
200
201 /* all bits have the expected value */
202 return ~0UL;
203}
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200204#else /* debugging is disabled */
205int debugging __read_mostly = 0;
206
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200207static inline unsigned long verify_bit_range(unsigned long* bitmap,
208 int expected, unsigned long start, unsigned long end)
209{
210 return ~0UL;
211}
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200212
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200213#endif /* CONFIG_IOMMU_DEBUG */
Jon Masone4650582006-06-26 13:58:14 +0200214
215static inline unsigned int num_dma_pages(unsigned long dma, unsigned int dmalen)
216{
217 unsigned int npages;
218
219 npages = PAGE_ALIGN(dma + dmalen) - (dma & PAGE_MASK);
220 npages >>= PAGE_SHIFT;
221
222 return npages;
223}
224
225static inline int translate_phb(struct pci_dev* dev)
226{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200227 int disabled = bus_info[dev->bus->number].translation_disabled;
Jon Masone4650582006-06-26 13:58:14 +0200228 return !disabled;
229}
230
231static void iommu_range_reserve(struct iommu_table *tbl,
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200232 unsigned long start_addr, unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200233{
234 unsigned long index;
235 unsigned long end;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200236 unsigned long badbit;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200237 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200238
239 index = start_addr >> PAGE_SHIFT;
240
241 /* bail out if we're asked to reserve a region we don't cover */
242 if (index >= tbl->it_size)
243 return;
244
245 end = index + npages;
246 if (end > tbl->it_size) /* don't go off the table */
247 end = tbl->it_size;
248
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200249 spin_lock_irqsave(&tbl->it_lock, flags);
250
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200251 badbit = verify_bit_range(tbl->it_map, 0, index, end);
252 if (badbit != ~0UL) {
253 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200254 printk(KERN_ERR "Calgary: entry already allocated at "
255 "0x%lx tbl %p dma 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200256 badbit, tbl, start_addr, npages);
Jon Masone4650582006-06-26 13:58:14 +0200257 }
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200258
259 set_bit_string(tbl->it_map, index, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200260
261 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200262}
263
264static unsigned long iommu_range_alloc(struct iommu_table *tbl,
265 unsigned int npages)
266{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200267 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200268 unsigned long offset;
269
270 BUG_ON(npages == 0);
271
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200272 spin_lock_irqsave(&tbl->it_lock, flags);
273
Jon Masone4650582006-06-26 13:58:14 +0200274 offset = find_next_zero_string(tbl->it_map, tbl->it_hint,
275 tbl->it_size, npages);
276 if (offset == ~0UL) {
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200277 tbl->chip_ops->tce_cache_blast(tbl);
Jon Masone4650582006-06-26 13:58:14 +0200278 offset = find_next_zero_string(tbl->it_map, 0,
279 tbl->it_size, npages);
280 if (offset == ~0UL) {
281 printk(KERN_WARNING "Calgary: IOMMU full.\n");
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200282 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200283 if (panic_on_overflow)
284 panic("Calgary: fix the allocator.\n");
285 else
286 return bad_dma_address;
287 }
288 }
289
290 set_bit_string(tbl->it_map, offset, npages);
291 tbl->it_hint = offset + npages;
292 BUG_ON(tbl->it_hint > tbl->it_size);
293
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200294 spin_unlock_irqrestore(&tbl->it_lock, flags);
295
Jon Masone4650582006-06-26 13:58:14 +0200296 return offset;
297}
298
299static dma_addr_t iommu_alloc(struct iommu_table *tbl, void *vaddr,
300 unsigned int npages, int direction)
301{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200302 unsigned long entry;
Jon Masone4650582006-06-26 13:58:14 +0200303 dma_addr_t ret = bad_dma_address;
304
Jon Masone4650582006-06-26 13:58:14 +0200305 entry = iommu_range_alloc(tbl, npages);
306
307 if (unlikely(entry == bad_dma_address))
308 goto error;
309
310 /* set the return dma address */
311 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
312
313 /* put the TCEs in the HW table */
314 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
315 direction);
316
Jon Masone4650582006-06-26 13:58:14 +0200317 return ret;
318
319error:
Jon Masone4650582006-06-26 13:58:14 +0200320 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
321 "iommu %p\n", npages, tbl);
322 return bad_dma_address;
323}
324
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200325static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
Jon Masone4650582006-06-26 13:58:14 +0200326 unsigned int npages)
327{
328 unsigned long entry;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200329 unsigned long badbit;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100330 unsigned long badend;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200331 unsigned long flags;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100332
333 /* were we called with bad_dma_address? */
334 badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
335 if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
336 printk(KERN_ERR "Calgary: driver tried unmapping bad DMA "
337 "address 0x%Lx\n", dma_addr);
338 WARN_ON(1);
339 return;
340 }
Jon Masone4650582006-06-26 13:58:14 +0200341
342 entry = dma_addr >> PAGE_SHIFT;
343
344 BUG_ON(entry + npages > tbl->it_size);
345
346 tce_free(tbl, entry, npages);
347
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200348 spin_lock_irqsave(&tbl->it_lock, flags);
349
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200350 badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
351 if (badbit != ~0UL) {
352 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200353 printk(KERN_ERR "Calgary: bit is off at 0x%lx "
354 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200355 badbit, tbl, dma_addr, entry, npages);
Jon Masone4650582006-06-26 13:58:14 +0200356 }
357
358 __clear_bit_string(tbl->it_map, entry, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200359
360 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200361}
362
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200363static inline struct iommu_table *find_iommu_table(struct device *dev)
364{
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200365 struct pci_dev *pdev;
366 struct pci_bus *pbus;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200367 struct iommu_table *tbl;
368
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200369 pdev = to_pci_dev(dev);
370
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200371 pbus = pdev->bus;
372
373 /* is the device behind a bridge? Look for the root bus */
374 while (pbus->parent)
375 pbus = pbus->parent;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200376
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300377 tbl = pci_iommu(pbus);
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200378
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200379 BUG_ON(tbl && (tbl->it_busno != pbus->number));
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200380
381 return tbl;
382}
383
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200384static void calgary_unmap_sg(struct device *dev,
Jon Masone4650582006-06-26 13:58:14 +0200385 struct scatterlist *sglist, int nelems, int direction)
386{
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200387 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200388 struct scatterlist *s;
389 int i;
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200390
391 if (!translate_phb(to_pci_dev(dev)))
392 return;
393
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200394 for_each_sg(sglist, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200395 unsigned int npages;
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200396 dma_addr_t dma = s->dma_address;
397 unsigned int dmalen = s->dma_length;
Jon Masone4650582006-06-26 13:58:14 +0200398
399 if (dmalen == 0)
400 break;
401
402 npages = num_dma_pages(dma, dmalen);
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200403 iommu_free(tbl, dma, npages);
Jon Masone4650582006-06-26 13:58:14 +0200404 }
405}
406
Jon Masone4650582006-06-26 13:58:14 +0200407static int calgary_nontranslate_map_sg(struct device* dev,
408 struct scatterlist *sg, int nelems, int direction)
409{
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200410 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200411 int i;
412
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200413 for_each_sg(sg, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200414 BUG_ON(!s->page);
415 s->dma_address = virt_to_bus(page_address(s->page) +s->offset);
416 s->dma_length = s->length;
417 }
418 return nelems;
419}
420
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200421static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
Jon Masone4650582006-06-26 13:58:14 +0200422 int nelems, int direction)
423{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200424 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200425 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200426 unsigned long vaddr;
427 unsigned int npages;
428 unsigned long entry;
429 int i;
430
431 if (!translate_phb(to_pci_dev(dev)))
432 return calgary_nontranslate_map_sg(dev, sg, nelems, direction);
433
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200434 for_each_sg(sg, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200435 BUG_ON(!s->page);
436
437 vaddr = (unsigned long)page_address(s->page) + s->offset;
438 npages = num_dma_pages(vaddr, s->length);
439
440 entry = iommu_range_alloc(tbl, npages);
441 if (entry == bad_dma_address) {
442 /* makes sure unmap knows to stop */
443 s->dma_length = 0;
444 goto error;
445 }
446
447 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
448
449 /* insert into HW table */
450 tce_build(tbl, entry, npages, vaddr & PAGE_MASK,
451 direction);
452
453 s->dma_length = s->length;
454 }
455
Jon Masone4650582006-06-26 13:58:14 +0200456 return nelems;
457error:
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200458 calgary_unmap_sg(dev, sg, nelems, direction);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200459 for_each_sg(sg, s, nelems, i) {
460 sg->dma_address = bad_dma_address;
461 sg->dma_length = 0;
Jon Masone4650582006-06-26 13:58:14 +0200462 }
Jon Masone4650582006-06-26 13:58:14 +0200463 return 0;
464}
465
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200466static dma_addr_t calgary_map_single(struct device *dev, void *vaddr,
Jon Masone4650582006-06-26 13:58:14 +0200467 size_t size, int direction)
468{
469 dma_addr_t dma_handle = bad_dma_address;
470 unsigned long uaddr;
471 unsigned int npages;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200472 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200473
474 uaddr = (unsigned long)vaddr;
475 npages = num_dma_pages(uaddr, size);
476
477 if (translate_phb(to_pci_dev(dev)))
478 dma_handle = iommu_alloc(tbl, vaddr, npages, direction);
479 else
480 dma_handle = virt_to_bus(vaddr);
481
482 return dma_handle;
483}
484
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200485static void calgary_unmap_single(struct device *dev, dma_addr_t dma_handle,
Jon Masone4650582006-06-26 13:58:14 +0200486 size_t size, int direction)
487{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200488 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200489 unsigned int npages;
490
491 if (!translate_phb(to_pci_dev(dev)))
492 return;
493
494 npages = num_dma_pages(dma_handle, size);
495 iommu_free(tbl, dma_handle, npages);
496}
497
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200498static void* calgary_alloc_coherent(struct device *dev, size_t size,
Jon Masone4650582006-06-26 13:58:14 +0200499 dma_addr_t *dma_handle, gfp_t flag)
500{
501 void *ret = NULL;
502 dma_addr_t mapping;
503 unsigned int npages, order;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200504 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200505
506 size = PAGE_ALIGN(size); /* size rounded up to full pages */
507 npages = size >> PAGE_SHIFT;
508 order = get_order(size);
509
510 /* alloc enough pages (and possibly more) */
511 ret = (void *)__get_free_pages(flag, order);
512 if (!ret)
513 goto error;
514 memset(ret, 0, size);
515
516 if (translate_phb(to_pci_dev(dev))) {
517 /* set up tces to cover the allocated range */
518 mapping = iommu_alloc(tbl, ret, npages, DMA_BIDIRECTIONAL);
519 if (mapping == bad_dma_address)
520 goto free;
521
522 *dma_handle = mapping;
523 } else /* non translated slot */
524 *dma_handle = virt_to_bus(ret);
525
526 return ret;
527
528free:
529 free_pages((unsigned long)ret, get_order(size));
530 ret = NULL;
531error:
532 return ret;
533}
534
Stephen Hemmingere6584502007-05-02 19:27:06 +0200535static const struct dma_mapping_ops calgary_dma_ops = {
Jon Masone4650582006-06-26 13:58:14 +0200536 .alloc_coherent = calgary_alloc_coherent,
537 .map_single = calgary_map_single,
538 .unmap_single = calgary_unmap_single,
539 .map_sg = calgary_map_sg,
540 .unmap_sg = calgary_unmap_sg,
541};
542
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100543static inline void __iomem * busno_to_bbar(unsigned char num)
544{
545 return bus_info[num].bbar;
546}
547
Jon Masone4650582006-06-26 13:58:14 +0200548static inline int busno_to_phbid(unsigned char num)
549{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200550 return bus_info[num].phbid;
Jon Masone4650582006-06-26 13:58:14 +0200551}
552
553static inline unsigned long split_queue_offset(unsigned char num)
554{
555 size_t idx = busno_to_phbid(num);
556
557 return split_queue_offsets[idx];
558}
559
560static inline unsigned long tar_offset(unsigned char num)
561{
562 size_t idx = busno_to_phbid(num);
563
564 return tar_offsets[idx];
565}
566
567static inline unsigned long phb_offset(unsigned char num)
568{
569 size_t idx = busno_to_phbid(num);
570
571 return phb_offsets[idx];
572}
573
574static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
575{
576 unsigned long target = ((unsigned long)bar) | offset;
577 return (void __iomem*)target;
578}
579
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200580static inline int is_calioc2(unsigned short device)
581{
582 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
583}
584
585static inline int is_calgary(unsigned short device)
586{
587 return (device == PCI_DEVICE_ID_IBM_CALGARY);
588}
589
590static inline int is_cal_pci_dev(unsigned short device)
591{
592 return (is_calgary(device) || is_calioc2(device));
593}
594
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200595static void calgary_tce_cache_blast(struct iommu_table *tbl)
Jon Masone4650582006-06-26 13:58:14 +0200596{
597 u64 val;
598 u32 aer;
599 int i = 0;
600 void __iomem *bbar = tbl->bbar;
601 void __iomem *target;
602
603 /* disable arbitration on the bus */
604 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
605 aer = readl(target);
606 writel(0, target);
607
608 /* read plssr to ensure it got there */
609 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
610 val = readl(target);
611
612 /* poll split queues until all DMA activity is done */
613 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
614 do {
615 val = readq(target);
616 i++;
617 } while ((val & 0xff) != 0xff && i < 100);
618 if (i == 100)
619 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
620 "continuing anyway\n");
621
622 /* invalidate TCE cache */
623 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
624 writeq(tbl->tar_val, target);
625
626 /* enable arbitration */
627 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
628 writel(aer, target);
629 (void)readl(target); /* flush */
630}
631
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200632static void calioc2_tce_cache_blast(struct iommu_table *tbl)
633{
634 void __iomem *bbar = tbl->bbar;
635 void __iomem *target;
636 u64 val64;
637 u32 val;
638 int i = 0;
639 int count = 1;
640 unsigned char bus = tbl->it_busno;
641
642begin:
643 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
644 "sequence - count %d\n", bus, count);
645
646 /* 1. using the Page Migration Control reg set SoftStop */
647 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
648 val = be32_to_cpu(readl(target));
649 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
650 val |= PMR_SOFTSTOP;
651 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
652 writel(cpu_to_be32(val), target);
653
654 /* 2. poll split queues until all DMA activity is done */
655 printk(KERN_DEBUG "2a. starting to poll split queues\n");
656 target = calgary_reg(bbar, split_queue_offset(bus));
657 do {
658 val64 = readq(target);
659 i++;
660 } while ((val64 & 0xff) != 0xff && i < 100);
661 if (i == 100)
662 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
663 "continuing anyway\n");
664
665 /* 3. poll Page Migration DEBUG for SoftStopFault */
666 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
667 val = be32_to_cpu(readl(target));
668 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
669
670 /* 4. if SoftStopFault - goto (1) */
671 if (val & PMR_SOFTSTOPFAULT) {
672 if (++count < 100)
673 goto begin;
674 else {
675 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
676 "aborting TCE cache flush sequence!\n");
677 return; /* pray for the best */
678 }
679 }
680
681 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
682 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
683 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
684 val = be32_to_cpu(readl(target));
685 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
686 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
687 val = be32_to_cpu(readl(target));
688 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
689
690 /* 6. invalidate TCE cache */
691 printk(KERN_DEBUG "6. invalidating TCE cache\n");
692 target = calgary_reg(bbar, tar_offset(bus));
693 writeq(tbl->tar_val, target);
694
695 /* 7. Re-read PMCR */
696 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
697 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
698 val = be32_to_cpu(readl(target));
699 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
700
701 /* 8. Remove HardStop */
702 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
703 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
704 val = 0;
705 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
706 writel(cpu_to_be32(val), target);
707 val = be32_to_cpu(readl(target));
708 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
709}
710
Jon Masone4650582006-06-26 13:58:14 +0200711static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
712 u64 limit)
713{
714 unsigned int numpages;
715
716 limit = limit | 0xfffff;
717 limit++;
718
719 numpages = ((limit - start) >> PAGE_SHIFT);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300720 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
Jon Masone4650582006-06-26 13:58:14 +0200721}
722
723static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
724{
725 void __iomem *target;
726 u64 low, high, sizelow;
727 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300728 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200729 unsigned char busnum = dev->bus->number;
730 void __iomem *bbar = tbl->bbar;
731
732 /* peripheral MEM_1 region */
733 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
734 low = be32_to_cpu(readl(target));
735 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
736 high = be32_to_cpu(readl(target));
737 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
738 sizelow = be32_to_cpu(readl(target));
739
740 start = (high << 32) | low;
741 limit = sizelow;
742
743 calgary_reserve_mem_region(dev, start, limit);
744}
745
746static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
747{
748 void __iomem *target;
749 u32 val32;
750 u64 low, high, sizelow, sizehigh;
751 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300752 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200753 unsigned char busnum = dev->bus->number;
754 void __iomem *bbar = tbl->bbar;
755
756 /* is it enabled? */
757 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
758 val32 = be32_to_cpu(readl(target));
759 if (!(val32 & PHB_MEM2_ENABLE))
760 return;
761
762 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
763 low = be32_to_cpu(readl(target));
764 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
765 high = be32_to_cpu(readl(target));
766 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
767 sizelow = be32_to_cpu(readl(target));
768 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
769 sizehigh = be32_to_cpu(readl(target));
770
771 start = (high << 32) | low;
772 limit = (sizehigh << 32) | sizelow;
773
774 calgary_reserve_mem_region(dev, start, limit);
775}
776
777/*
778 * some regions of the IO address space do not get translated, so we
779 * must not give devices IO addresses in those regions. The regions
780 * are the 640KB-1MB region and the two PCI peripheral memory holes.
781 * Reserve all of them in the IOMMU bitmap to avoid giving them out
782 * later.
783 */
784static void __init calgary_reserve_regions(struct pci_dev *dev)
785{
786 unsigned int npages;
Jon Masone4650582006-06-26 13:58:14 +0200787 u64 start;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300788 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200789
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100790 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
791 iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
Jon Masone4650582006-06-26 13:58:14 +0200792
793 /* avoid the BIOS/VGA first 640KB-1MB region */
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200794 /* for CalIOC2 - avoid the entire first MB */
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200795 if (is_calgary(dev->device)) {
796 start = (640 * 1024);
797 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
798 } else { /* calioc2 */
799 start = 0;
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200800 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200801 }
Jon Masone4650582006-06-26 13:58:14 +0200802 iommu_range_reserve(tbl, start, npages);
803
804 /* reserve the two PCI peripheral memory regions in IO space */
805 calgary_reserve_peripheral_mem_1(dev);
806 calgary_reserve_peripheral_mem_2(dev);
807}
808
809static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
810{
811 u64 val64;
812 u64 table_phys;
813 void __iomem *target;
814 int ret;
815 struct iommu_table *tbl;
816
817 /* build TCE tables for each PHB */
818 ret = build_tce_table(dev, bbar);
819 if (ret)
820 return ret;
821
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300822 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200823 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
824 tce_free(tbl, 0, tbl->it_size);
825
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200826 if (is_calgary(dev->device))
827 tbl->chip_ops = &calgary_chip_ops;
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200828 else if (is_calioc2(dev->device))
829 tbl->chip_ops = &calioc2_chip_ops;
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200830 else
831 BUG();
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200832
Jon Masone4650582006-06-26 13:58:14 +0200833 calgary_reserve_regions(dev);
834
835 /* set TARs for each PHB */
836 target = calgary_reg(bbar, tar_offset(dev->bus->number));
837 val64 = be64_to_cpu(readq(target));
838
839 /* zero out all TAR bits under sw control */
840 val64 &= ~TAR_SW_BITS;
Jon Masone4650582006-06-26 13:58:14 +0200841 table_phys = (u64)__pa(tbl->it_base);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200842
Jon Masone4650582006-06-26 13:58:14 +0200843 val64 |= table_phys;
844
845 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
846 val64 |= (u64) specified_table_size;
847
848 tbl->tar_val = cpu_to_be64(val64);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200849
Jon Masone4650582006-06-26 13:58:14 +0200850 writeq(tbl->tar_val, target);
851 readq(target); /* flush */
852
853 return 0;
854}
855
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200856static void __init calgary_free_bus(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +0200857{
858 u64 val64;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300859 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200860 void __iomem *target;
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200861 unsigned int bitmapsz;
Jon Masone4650582006-06-26 13:58:14 +0200862
863 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
864 val64 = be64_to_cpu(readq(target));
865 val64 &= ~TAR_SW_BITS;
866 writeq(cpu_to_be64(val64), target);
867 readq(target); /* flush */
868
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200869 bitmapsz = tbl->it_size / BITS_PER_BYTE;
870 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
871 tbl->it_map = NULL;
872
Jon Masone4650582006-06-26 13:58:14 +0200873 kfree(tbl);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300874
875 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200876
877 /* Can't free bootmem allocated memory after system is up :-( */
878 bus_info[dev->bus->number].tce_space = NULL;
Jon Masone4650582006-06-26 13:58:14 +0200879}
880
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200881static void calgary_dump_error_regs(struct iommu_table *tbl)
882{
883 void __iomem *bbar = tbl->bbar;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200884 void __iomem *target;
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200885 u32 csr, plssr;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200886
887 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200888 csr = be32_to_cpu(readl(target));
889
890 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
891 plssr = be32_to_cpu(readl(target));
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200892
893 /* If no error, the agent ID in the CSR is not valid */
894 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200895 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200896}
897
898static void calioc2_dump_error_regs(struct iommu_table *tbl)
899{
900 void __iomem *bbar = tbl->bbar;
901 u32 csr, csmr, plssr, mck, rcstat;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200902 void __iomem *target;
903 unsigned long phboff = phb_offset(tbl->it_busno);
904 unsigned long erroff;
905 u32 errregs[7];
906 int i;
907
908 /* dump CSR */
909 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
910 csr = be32_to_cpu(readl(target));
911 /* dump PLSSR */
912 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
913 plssr = be32_to_cpu(readl(target));
914 /* dump CSMR */
915 target = calgary_reg(bbar, phboff | 0x290);
916 csmr = be32_to_cpu(readl(target));
917 /* dump mck */
918 target = calgary_reg(bbar, phboff | 0x800);
919 mck = be32_to_cpu(readl(target));
920
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200921 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
922 tbl->it_busno);
923
924 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
925 csr, plssr, csmr, mck);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200926
927 /* dump rest of error regs */
928 printk(KERN_EMERG "Calgary: ");
929 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200930 /* err regs are at 0x810 - 0x870 */
931 erroff = (0x810 + (i * 0x10));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200932 target = calgary_reg(bbar, phboff | erroff);
933 errregs[i] = be32_to_cpu(readl(target));
934 printk("0x%08x@0x%lx ", errregs[i], erroff);
935 }
936 printk("\n");
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200937
938 /* root complex status */
939 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
940 rcstat = be32_to_cpu(readl(target));
941 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
942 PHB_ROOT_COMPLEX_STATUS);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200943}
944
Jon Masone4650582006-06-26 13:58:14 +0200945static void calgary_watchdog(unsigned long data)
946{
947 struct pci_dev *dev = (struct pci_dev *)data;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300948 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200949 void __iomem *bbar = tbl->bbar;
950 u32 val32;
951 void __iomem *target;
952
953 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
954 val32 = be32_to_cpu(readl(target));
955
956 /* If no error, the agent ID in the CSR is not valid */
957 if (val32 & CSR_AGENT_MASK) {
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200958 tbl->chip_ops->dump_error_regs(tbl);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200959
960 /* reset error */
Jon Masone4650582006-06-26 13:58:14 +0200961 writel(0, target);
962
963 /* Disable bus that caused the error */
964 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200965 PHB_CONFIG_RW_OFFSET);
Jon Masone4650582006-06-26 13:58:14 +0200966 val32 = be32_to_cpu(readl(target));
967 val32 |= PHB_SLOT_DISABLE;
968 writel(cpu_to_be32(val32), target);
969 readl(target); /* flush */
970 } else {
971 /* Reset the timer */
972 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
973 }
974}
975
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200976static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
977 unsigned char busnum, unsigned long timeout)
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200978{
979 u64 val64;
980 void __iomem *target;
Muli Ben-Yehuda58db8542006-12-07 02:14:06 +0100981 unsigned int phb_shift = ~0; /* silence gcc */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200982 u64 mask;
983
984 switch (busno_to_phbid(busnum)) {
985 case 0: phb_shift = (63 - 19);
986 break;
987 case 1: phb_shift = (63 - 23);
988 break;
989 case 2: phb_shift = (63 - 27);
990 break;
991 case 3: phb_shift = (63 - 35);
992 break;
993 default:
994 BUG_ON(busno_to_phbid(busnum));
995 }
996
997 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
998 val64 = be64_to_cpu(readq(target));
999
1000 /* zero out this PHB's timer bits */
1001 mask = ~(0xFUL << phb_shift);
1002 val64 &= mask;
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +02001003 val64 |= (timeout << phb_shift);
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +02001004 writeq(cpu_to_be64(val64), target);
1005 readq(target); /* flush */
1006}
1007
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001008static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
1009{
1010 unsigned char busnum = dev->bus->number;
1011 void __iomem *bbar = tbl->bbar;
1012 void __iomem *target;
1013 u32 val;
1014
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +02001015 /*
1016 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1017 */
1018 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
1019 val = cpu_to_be32(readl(target));
1020 val |= 0x00800000;
1021 writel(cpu_to_be32(val), target);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001022}
1023
1024static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001025{
1026 unsigned char busnum = dev->bus->number;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001027
1028 /*
1029 * Give split completion a longer timeout on bus 1 for aic94xx
1030 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1031 */
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001032 if (is_calgary(dev->device) && (busnum == 1))
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001033 calgary_set_split_completion_timeout(tbl->bbar, busnum,
1034 CCR_2SEC_TIMEOUT);
1035}
1036
Jon Masone4650582006-06-26 13:58:14 +02001037static void __init calgary_enable_translation(struct pci_dev *dev)
1038{
1039 u32 val32;
1040 unsigned char busnum;
1041 void __iomem *target;
1042 void __iomem *bbar;
1043 struct iommu_table *tbl;
1044
1045 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001046 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001047 bbar = tbl->bbar;
1048
1049 /* enable TCE in PHB Config Register */
1050 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1051 val32 = be32_to_cpu(readl(target));
1052 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1053
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001054 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1055 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1056 "Calgary" : "CalIOC2", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001057 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1058 "bus.\n");
1059
1060 writel(cpu_to_be32(val32), target);
1061 readl(target); /* flush */
1062
1063 init_timer(&tbl->watchdog_timer);
1064 tbl->watchdog_timer.function = &calgary_watchdog;
1065 tbl->watchdog_timer.data = (unsigned long)dev;
1066 mod_timer(&tbl->watchdog_timer, jiffies);
1067}
1068
1069static void __init calgary_disable_translation(struct pci_dev *dev)
1070{
1071 u32 val32;
1072 unsigned char busnum;
1073 void __iomem *target;
1074 void __iomem *bbar;
1075 struct iommu_table *tbl;
1076
1077 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001078 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001079 bbar = tbl->bbar;
1080
1081 /* disable TCE in PHB Config Register */
1082 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1083 val32 = be32_to_cpu(readl(target));
1084 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1085
Jon Mason70d666d2006-10-05 18:47:21 +02001086 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001087 writel(cpu_to_be32(val32), target);
1088 readl(target); /* flush */
1089
1090 del_timer_sync(&tbl->watchdog_timer);
1091}
1092
Muli Ben-Yehudaa4fc5202006-09-26 10:52:31 +02001093static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +02001094{
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001095 pci_dev_get(dev);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001096 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001097
1098 /* is the device behind a bridge? */
1099 if (dev->bus->parent)
1100 dev->bus->parent->self = dev;
1101 else
1102 dev->bus->self = dev;
Jon Masone4650582006-06-26 13:58:14 +02001103}
1104
1105static int __init calgary_init_one(struct pci_dev *dev)
1106{
Jon Masone4650582006-06-26 13:58:14 +02001107 void __iomem *bbar;
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001108 struct iommu_table *tbl;
Jon Masone4650582006-06-26 13:58:14 +02001109 int ret;
1110
Jon Masondedc9932006-10-05 18:47:21 +02001111 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1112
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001113 bbar = busno_to_bbar(dev->bus->number);
Jon Masone4650582006-06-26 13:58:14 +02001114 ret = calgary_setup_tar(dev, bbar);
1115 if (ret)
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001116 goto done;
Jon Masone4650582006-06-26 13:58:14 +02001117
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001118 pci_dev_get(dev);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001119
1120 if (dev->bus->parent) {
1121 if (dev->bus->parent->self)
1122 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1123 "bus->parent->self!\n", dev);
1124 dev->bus->parent->self = dev;
1125 } else
1126 dev->bus->self = dev;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001127
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001128 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001129 tbl->chip_ops->handle_quirks(tbl, dev);
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001130
Jon Masone4650582006-06-26 13:58:14 +02001131 calgary_enable_translation(dev);
1132
1133 return 0;
1134
Jon Masone4650582006-06-26 13:58:14 +02001135done:
1136 return ret;
1137}
1138
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001139static int __init calgary_locate_bbars(void)
Jon Masone4650582006-06-26 13:58:14 +02001140{
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001141 int ret;
1142 int rioidx, phb, bus;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001143 void __iomem *bbar;
1144 void __iomem *target;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001145 unsigned long offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001146 u8 start_bus, end_bus;
1147 u32 val;
1148
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001149 ret = -ENODATA;
1150 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1151 struct rio_detail *rio = rio_devs[rioidx];
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001152
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001153 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001154 continue;
1155
1156 /* map entire 1MB of Calgary config space */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001157 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1158 if (!bbar)
1159 goto error;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001160
1161 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001162 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1163 target = calgary_reg(bbar, offset);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001164
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001165 val = be32_to_cpu(readl(target));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001166
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001167 start_bus = (u8)((val & 0x00FF0000) >> 16);
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001168 end_bus = (u8)((val & 0x0000FF00) >> 8);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001169
1170 if (end_bus) {
1171 for (bus = start_bus; bus <= end_bus; bus++) {
1172 bus_info[bus].bbar = bbar;
1173 bus_info[bus].phbid = phb;
1174 }
1175 } else {
1176 bus_info[start_bus].bbar = bbar;
1177 bus_info[start_bus].phbid = phb;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001178 }
1179 }
1180 }
1181
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001182 return 0;
1183
1184error:
1185 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1186 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1187 if (bus_info[bus].bbar)
1188 iounmap(bus_info[bus].bbar);
1189
1190 return ret;
1191}
1192
1193static int __init calgary_init(void)
1194{
1195 int ret;
1196 struct pci_dev *dev = NULL;
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +02001197 void *tce_space;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001198
1199 ret = calgary_locate_bbars();
1200 if (ret)
1201 return ret;
Jon Masone4650582006-06-26 13:58:14 +02001202
Jon Masondedc9932006-10-05 18:47:21 +02001203 do {
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001204 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Jon Masone4650582006-06-26 13:58:14 +02001205 if (!dev)
1206 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001207 if (!is_cal_pci_dev(dev->device))
1208 continue;
Jon Masone4650582006-06-26 13:58:14 +02001209 if (!translate_phb(dev)) {
1210 calgary_init_one_nontraslated(dev);
1211 continue;
1212 }
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001213 tce_space = bus_info[dev->bus->number].tce_space;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001214 if (!tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001215 continue;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001216
Jon Masone4650582006-06-26 13:58:14 +02001217 ret = calgary_init_one(dev);
1218 if (ret)
1219 goto error;
Jon Masondedc9932006-10-05 18:47:21 +02001220 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001221
1222 return ret;
1223
1224error:
Jon Masondedc9932006-10-05 18:47:21 +02001225 do {
Alan Cox7cd8b682006-12-07 02:14:03 +01001226 dev = pci_get_device_reverse(PCI_VENDOR_ID_IBM,
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001227 PCI_ANY_ID, dev);
Muli Ben-Yehuda9f2dc462006-09-26 10:52:31 +02001228 if (!dev)
1229 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001230 if (!is_cal_pci_dev(dev->device))
1231 continue;
Jon Masone4650582006-06-26 13:58:14 +02001232 if (!translate_phb(dev)) {
1233 pci_dev_put(dev);
1234 continue;
1235 }
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001236 if (!bus_info[dev->bus->number].tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001237 continue;
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001238
Jon Masone4650582006-06-26 13:58:14 +02001239 calgary_disable_translation(dev);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +02001240 calgary_free_bus(dev);
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001241 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
Jon Masondedc9932006-10-05 18:47:21 +02001242 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001243
1244 return ret;
1245}
1246
1247static inline int __init determine_tce_table_size(u64 ram)
1248{
1249 int ret;
1250
1251 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1252 return specified_table_size;
1253
1254 /*
1255 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1256 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1257 * larger table size has twice as many entries, so shift the
1258 * max ram address by 13 to divide by 8K and then look at the
1259 * order of the result to choose between 0-7.
1260 */
1261 ret = get_order(ram >> 13);
1262 if (ret > TCE_TABLE_SIZE_8M)
1263 ret = TCE_TABLE_SIZE_8M;
1264
1265 return ret;
1266}
1267
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001268static int __init build_detail_arrays(void)
1269{
1270 unsigned long ptr;
1271 int i, scal_detail_size, rio_detail_size;
1272
1273 if (rio_table_hdr->num_scal_dev > MAX_NUMNODES){
1274 printk(KERN_WARNING
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001275 "Calgary: MAX_NUMNODES too low! Defined as %d, "
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001276 "but system has %d nodes.\n",
1277 MAX_NUMNODES, rio_table_hdr->num_scal_dev);
1278 return -ENODEV;
1279 }
1280
1281 switch (rio_table_hdr->version){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001282 case 2:
1283 scal_detail_size = 11;
1284 rio_detail_size = 13;
1285 break;
1286 case 3:
1287 scal_detail_size = 12;
1288 rio_detail_size = 15;
1289 break;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001290 default:
1291 printk(KERN_WARNING
1292 "Calgary: Invalid Rio Grande Table Version: %d\n",
1293 rio_table_hdr->version);
1294 return -EPROTO;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001295 }
1296
1297 ptr = ((unsigned long)rio_table_hdr) + 3;
1298 for (i = 0; i < rio_table_hdr->num_scal_dev;
1299 i++, ptr += scal_detail_size)
1300 scal_devs[i] = (struct scal_detail *)ptr;
1301
1302 for (i = 0; i < rio_table_hdr->num_rio_dev;
1303 i++, ptr += rio_detail_size)
1304 rio_devs[i] = (struct rio_detail *)ptr;
1305
1306 return 0;
1307}
1308
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001309static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1310{
1311 int dev;
1312 u32 val;
1313
1314 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1315 /*
1316 * FIXME: properly scan for devices accross the
1317 * PCI-to-PCI bridge on every CalIOC2 port.
1318 */
1319 return 1;
1320 }
1321
1322 for (dev = 1; dev < 8; dev++) {
1323 val = read_pci_config(bus, dev, 0, 0);
1324 if (val != 0xffffffff)
1325 break;
1326 }
1327 return (val != 0xffffffff);
1328}
1329
Jon Masone4650582006-06-26 13:58:14 +02001330void __init detect_calgary(void)
1331{
Jon Masond2105b12006-07-29 21:42:43 +02001332 int bus;
Jon Masone4650582006-06-26 13:58:14 +02001333 void *tbl;
Jon Masond2105b12006-07-29 21:42:43 +02001334 int calgary_found = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001335 unsigned long ptr;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001336 unsigned int offset, prev_offset;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001337 int ret;
Jon Masone4650582006-06-26 13:58:14 +02001338
1339 /*
1340 * if the user specified iommu=off or iommu=soft or we found
1341 * another HW IOMMU already, bail out.
1342 */
1343 if (swiotlb || no_iommu || iommu_detected)
1344 return;
1345
Muli Ben-Yehudabff65472006-12-07 02:14:07 +01001346 if (!use_calgary)
1347 return;
1348
Andi Kleen0637a702006-09-26 10:52:41 +02001349 if (!early_pci_allowed())
1350 return;
1351
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001352 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1353
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001354 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1355
1356 rio_table_hdr = NULL;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001357 prev_offset = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001358 offset = 0x180;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001359 /*
1360 * The next offset is stored in the 1st word.
1361 * Only parse up until the offset increases:
1362 */
1363 while (offset > prev_offset) {
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001364 /* The block id is stored in the 2nd word */
1365 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1366 /* set the pointer past the offset & block id */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001367 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001368 break;
1369 }
Ingo Molnar136f1e72006-12-20 11:53:32 +01001370 prev_offset = offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001371 offset = *((unsigned short *)(ptr + offset));
1372 }
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001373 if (!rio_table_hdr) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001374 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1375 "in EBDA - bailing!\n");
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001376 return;
1377 }
1378
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001379 ret = build_detail_arrays();
1380 if (ret) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001381 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001382 return;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001383 }
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001384
Jon Masone4650582006-06-26 13:58:14 +02001385 specified_table_size = determine_tce_table_size(end_pfn * PAGE_SIZE);
1386
Jon Masond2105b12006-07-29 21:42:43 +02001387 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001388 struct calgary_bus_info *info = &bus_info[bus];
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001389 unsigned short pci_device;
1390 u32 val;
Jon Masond2105b12006-07-29 21:42:43 +02001391
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001392 val = read_pci_config(bus, 0, 0, 0);
1393 pci_device = (val & 0xFFFF0000) >> 16;
1394
1395 if (!is_cal_pci_dev(pci_device))
Jon Masone4650582006-06-26 13:58:14 +02001396 continue;
Jon Masond2105b12006-07-29 21:42:43 +02001397
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001398 if (info->translation_disabled)
Jon Masone4650582006-06-26 13:58:14 +02001399 continue;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001400
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001401 if (calgary_bus_has_devices(bus, pci_device) ||
1402 translate_empty_slots) {
1403 tbl = alloc_tce_table();
1404 if (!tbl)
1405 goto cleanup;
1406 info->tce_space = tbl;
1407 calgary_found = 1;
Jon Masond2105b12006-07-29 21:42:43 +02001408 }
Jon Masone4650582006-06-26 13:58:14 +02001409 }
1410
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001411 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1412 calgary_found ? "found" : "not found");
1413
Jon Masond2105b12006-07-29 21:42:43 +02001414 if (calgary_found) {
Jon Masone4650582006-06-26 13:58:14 +02001415 iommu_detected = 1;
1416 calgary_detected = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +02001417 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1418 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
1419 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
1420 debugging ? "enabled" : "disabled");
Jon Masone4650582006-06-26 13:58:14 +02001421 }
1422 return;
1423
1424cleanup:
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001425 for (--bus; bus >= 0; --bus) {
1426 struct calgary_bus_info *info = &bus_info[bus];
1427
1428 if (info->tce_space)
1429 free_tce_table(info->tce_space);
1430 }
Jon Masone4650582006-06-26 13:58:14 +02001431}
1432
1433int __init calgary_iommu_init(void)
1434{
1435 int ret;
1436
1437 if (no_iommu || swiotlb)
1438 return -ENODEV;
1439
1440 if (!calgary_detected)
1441 return -ENODEV;
1442
1443 /* ok, we're trying to use Calgary - let's roll */
1444 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1445
1446 ret = calgary_init();
1447 if (ret) {
1448 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1449 "falling back to no_iommu\n", ret);
1450 if (end_pfn > MAX_DMA32_PFN)
1451 printk(KERN_ERR "WARNING more than 4GB of memory, "
1452 "32bit PCI may malfunction.\n");
1453 return ret;
1454 }
1455
1456 force_iommu = 1;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +01001457 bad_dma_address = 0x0;
Jon Masone4650582006-06-26 13:58:14 +02001458 dma_ops = &calgary_dma_ops;
1459
1460 return 0;
1461}
1462
1463static int __init calgary_parse_options(char *p)
1464{
1465 unsigned int bridge;
1466 size_t len;
1467 char* endp;
1468
1469 while (*p) {
1470 if (!strncmp(p, "64k", 3))
1471 specified_table_size = TCE_TABLE_SIZE_64K;
1472 else if (!strncmp(p, "128k", 4))
1473 specified_table_size = TCE_TABLE_SIZE_128K;
1474 else if (!strncmp(p, "256k", 4))
1475 specified_table_size = TCE_TABLE_SIZE_256K;
1476 else if (!strncmp(p, "512k", 4))
1477 specified_table_size = TCE_TABLE_SIZE_512K;
1478 else if (!strncmp(p, "1M", 2))
1479 specified_table_size = TCE_TABLE_SIZE_1M;
1480 else if (!strncmp(p, "2M", 2))
1481 specified_table_size = TCE_TABLE_SIZE_2M;
1482 else if (!strncmp(p, "4M", 2))
1483 specified_table_size = TCE_TABLE_SIZE_4M;
1484 else if (!strncmp(p, "8M", 2))
1485 specified_table_size = TCE_TABLE_SIZE_8M;
1486
1487 len = strlen("translate_empty_slots");
1488 if (!strncmp(p, "translate_empty_slots", len))
1489 translate_empty_slots = 1;
1490
1491 len = strlen("disable");
1492 if (!strncmp(p, "disable", len)) {
1493 p += len;
1494 if (*p == '=')
1495 ++p;
1496 if (*p == '\0')
1497 break;
1498 bridge = simple_strtol(p, &endp, 0);
1499 if (p == endp)
1500 break;
1501
Jon Masond2105b12006-07-29 21:42:43 +02001502 if (bridge < MAX_PHB_BUS_NUM) {
Jon Masone4650582006-06-26 13:58:14 +02001503 printk(KERN_INFO "Calgary: disabling "
Jon Mason70d666d2006-10-05 18:47:21 +02001504 "translation for PHB %#x\n", bridge);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001505 bus_info[bridge].translation_disabled = 1;
Jon Masone4650582006-06-26 13:58:14 +02001506 }
1507 }
1508
1509 p = strpbrk(p, ",");
1510 if (!p)
1511 break;
1512
1513 p++; /* skip ',' */
1514 }
1515 return 1;
1516}
1517__setup("calgary=", calgary_parse_options);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001518
1519static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1520{
1521 struct iommu_table *tbl;
1522 unsigned int npages;
1523 int i;
1524
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001525 tbl = pci_iommu(dev->bus);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001526
1527 for (i = 0; i < 4; i++) {
1528 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1529
1530 /* Don't give out TCEs that map MEM resources */
1531 if (!(r->flags & IORESOURCE_MEM))
1532 continue;
1533
1534 /* 0-based? we reserve the whole 1st MB anyway */
1535 if (!r->start)
1536 continue;
1537
1538 /* cover the whole region */
1539 npages = (r->end - r->start) >> PAGE_SHIFT;
1540 npages++;
1541
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001542 iommu_range_reserve(tbl, r->start, npages);
1543 }
1544}
1545
1546static int __init calgary_fixup_tce_spaces(void)
1547{
1548 struct pci_dev *dev = NULL;
1549 void *tce_space;
1550
1551 if (no_iommu || swiotlb || !calgary_detected)
1552 return -ENODEV;
1553
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001554 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001555
1556 do {
1557 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1558 if (!dev)
1559 break;
1560 if (!is_cal_pci_dev(dev->device))
1561 continue;
1562 if (!translate_phb(dev))
1563 continue;
1564
1565 tce_space = bus_info[dev->bus->number].tce_space;
1566 if (!tce_space)
1567 continue;
1568
1569 calgary_fixup_one_tce_space(dev);
1570
1571 } while (1);
1572
1573 return 0;
1574}
1575
1576/*
1577 * We need to be call after pcibios_assign_resources (fs_initcall level)
1578 * and before device_initcall.
1579 */
1580rootfs_initcall(calgary_fixup_tce_spaces);