blob: af9f436096a20f006d309b97ef4ad52780ad84e5 [file] [log] [blame]
Jon Masone4650582006-06-26 13:58:14 +02001/*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
Muli Ben-Yehuda98822342007-07-21 17:10:48 +02004 * Copyright IBM Corporation, 2006-2007
Jon Masond8d2bed2006-10-05 18:47:21 +02005 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
Jon Masone4650582006-06-26 13:58:14 +02006 *
Jon Masond8d2bed2006-10-05 18:47:21 +02007 * Author: Jon Mason <jdmason@kudzu.us>
Muli Ben-Yehudaaa0a9f32006-07-10 17:06:15 +02008 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
Jon Masone4650582006-06-26 13:58:14 +020010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
Jon Masone4650582006-06-26 13:58:14 +020025#include <linux/kernel.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
Chandru95b68de2008-07-25 01:47:55 -070032#include <linux/crash_dump.h>
Jon Masone4650582006-06-26 13:58:14 +020033#include <linux/dma-mapping.h>
Jon Masone4650582006-06-26 13:58:14 +020034#include <linux/bitops.h>
35#include <linux/pci_ids.h>
36#include <linux/pci.h>
37#include <linux/delay.h>
Jens Axboe8b87d9f2007-07-24 12:38:15 +020038#include <linux/scatterlist.h>
FUJITA Tomonori1b39b072008-02-04 22:28:10 -080039#include <linux/iommu-helper.h>
Alexis Bruemmer1956a962008-07-25 19:44:51 -070040
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Jon Masone4650582006-06-26 13:58:14 +020042#include <asm/calgary.h>
43#include <asm/tce.h>
44#include <asm/pci-direct.h>
45#include <asm/system.h>
46#include <asm/dma.h>
Laurent Vivierb34e90b2006-12-07 02:14:06 +010047#include <asm/rio.h>
Akinobu Mitaae5830a2008-04-19 23:55:19 +090048#include <asm/bios_ebda.h>
FUJITA Tomonorid7b9f7b2009-11-10 19:46:13 +090049#include <asm/x86_init.h>
Jon Masone4650582006-06-26 13:58:14 +020050
Muli Ben-Yehudabff65472006-12-07 02:14:07 +010051#ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
52int use_calgary __read_mostly = 1;
53#else
54int use_calgary __read_mostly = 0;
55#endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
56
Jon Masone4650582006-06-26 13:58:14 +020057#define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +020058#define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
Jon Masone4650582006-06-26 13:58:14 +020059
Jon Masone4650582006-06-26 13:58:14 +020060/* register offsets inside the host bridge space */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020061#define CALGARY_CONFIG_REG 0x0108
62#define PHB_CSR_OFFSET 0x0110 /* Channel Status */
Jon Masone4650582006-06-26 13:58:14 +020063#define PHB_PLSSR_OFFSET 0x0120
64#define PHB_CONFIG_RW_OFFSET 0x0160
65#define PHB_IOBASE_BAR_LOW 0x0170
66#define PHB_IOBASE_BAR_HIGH 0x0180
67#define PHB_MEM_1_LOW 0x0190
68#define PHB_MEM_1_HIGH 0x01A0
69#define PHB_IO_ADDR_SIZE 0x01B0
70#define PHB_MEM_1_SIZE 0x01C0
71#define PHB_MEM_ST_OFFSET 0x01D0
72#define PHB_AER_OFFSET 0x0200
73#define PHB_CONFIG_0_HIGH 0x0220
74#define PHB_CONFIG_0_LOW 0x0230
75#define PHB_CONFIG_0_END 0x0240
76#define PHB_MEM_2_LOW 0x02B0
77#define PHB_MEM_2_HIGH 0x02C0
78#define PHB_MEM_2_SIZE_HIGH 0x02D0
79#define PHB_MEM_2_SIZE_LOW 0x02E0
80#define PHB_DOSHOLE_OFFSET 0x08E0
81
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020082/* CalIOC2 specific */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020083#define PHB_SAVIOR_L2 0x0DB0
84#define PHB_PAGE_MIG_CTRL 0x0DA8
85#define PHB_PAGE_MIG_DEBUG 0x0DA0
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +020086#define PHB_ROOT_COMPLEX_STATUS 0x0CB0
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020087
Jon Masone4650582006-06-26 13:58:14 +020088/* PHB_CONFIG_RW */
89#define PHB_TCE_ENABLE 0x20000000
90#define PHB_SLOT_DISABLE 0x1C000000
91#define PHB_DAC_DISABLE 0x01000000
92#define PHB_MEM2_ENABLE 0x00400000
93#define PHB_MCSR_ENABLE 0x00100000
94/* TAR (Table Address Register) */
95#define TAR_SW_BITS 0x0000ffffffff800fUL
96#define TAR_VALID 0x0000000000000008UL
97/* CSR (Channel/DMA Status Register) */
98#define CSR_AGENT_MASK 0xffe0ffff
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020099/* CCR (Calgary Configuration Register) */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200100#define CCR_2SEC_TIMEOUT 0x000000000000000EUL
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200101/* PMCR/PMDR (Page Migration Control/Debug Registers */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200102#define PMR_SOFTSTOP 0x80000000
103#define PMR_SOFTSTOPFAULT 0x40000000
104#define PMR_HARDSTOP 0x20000000
Jon Masone4650582006-06-26 13:58:14 +0200105
106#define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
Jon Masond2105b12006-07-29 21:42:43 +0200107#define MAX_NUM_CHASSIS 8 /* max number of chassis */
Muli Ben-Yehuda4ea8a5d2006-09-26 10:52:33 +0200108/* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
109#define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
Jon Masone4650582006-06-26 13:58:14 +0200110#define PHBS_PER_CALGARY 4
111
112/* register offsets in Calgary's internal register space */
113static const unsigned long tar_offsets[] = {
114 0x0580 /* TAR0 */,
115 0x0588 /* TAR1 */,
116 0x0590 /* TAR2 */,
117 0x0598 /* TAR3 */
118};
119
120static const unsigned long split_queue_offsets[] = {
121 0x4870 /* SPLIT QUEUE 0 */,
122 0x5870 /* SPLIT QUEUE 1 */,
123 0x6870 /* SPLIT QUEUE 2 */,
124 0x7870 /* SPLIT QUEUE 3 */
125};
126
127static const unsigned long phb_offsets[] = {
128 0x8000 /* PHB0 */,
129 0x9000 /* PHB1 */,
130 0xA000 /* PHB2 */,
131 0xB000 /* PHB3 */
132};
133
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100134/* PHB debug registers */
135
136static const unsigned long phb_debug_offsets[] = {
137 0x4000 /* PHB 0 DEBUG */,
138 0x5000 /* PHB 1 DEBUG */,
139 0x6000 /* PHB 2 DEBUG */,
140 0x7000 /* PHB 3 DEBUG */
141};
142
143/*
144 * STUFF register for each debug PHB,
145 * byte 1 = start bus number, byte 2 = end bus number
146 */
147
148#define PHB_DEBUG_STUFF_OFFSET 0x0020
149
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100150#define EMERGENCY_PAGES 32 /* = 128KB */
151
Jon Masone4650582006-06-26 13:58:14 +0200152unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
153static int translate_empty_slots __read_mostly = 0;
154static int calgary_detected __read_mostly = 0;
155
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100156static struct rio_table_hdr *rio_table_hdr __initdata;
157static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +0100158static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100159
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200160struct calgary_bus_info {
161 void *tce_space;
Muli Ben-Yehuda0577f1482006-09-26 10:52:31 +0200162 unsigned char translation_disabled;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200163 signed char phbid;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100164 void __iomem *bbar;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200165};
166
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200167static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
168static void calgary_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200169static void calgary_dump_error_regs(struct iommu_table *tbl);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200170static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200171static void calioc2_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200172static void calioc2_dump_error_regs(struct iommu_table *tbl);
Chandru95b68de2008-07-25 01:47:55 -0700173static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
174static void get_tce_space_from_tar(void);
Jon Masone4650582006-06-26 13:58:14 +0200175
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200176static struct cal_chipset_ops calgary_chip_ops = {
177 .handle_quirks = calgary_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200178 .tce_cache_blast = calgary_tce_cache_blast,
179 .dump_error_regs = calgary_dump_error_regs
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200180};
181
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200182static struct cal_chipset_ops calioc2_chip_ops = {
183 .handle_quirks = calioc2_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200184 .tce_cache_blast = calioc2_tce_cache_blast,
185 .dump_error_regs = calioc2_dump_error_regs
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200186};
187
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200188static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
Jon Masone4650582006-06-26 13:58:14 +0200189
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200190static inline int translation_enabled(struct iommu_table *tbl)
191{
192 /* only PHBs with translation enabled have an IOMMU table */
193 return (tbl != NULL);
194}
195
Jon Masone4650582006-06-26 13:58:14 +0200196static void iommu_range_reserve(struct iommu_table *tbl,
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200197 unsigned long start_addr, unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200198{
199 unsigned long index;
200 unsigned long end;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200201 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200202
203 index = start_addr >> PAGE_SHIFT;
204
205 /* bail out if we're asked to reserve a region we don't cover */
206 if (index >= tbl->it_size)
207 return;
208
209 end = index + npages;
210 if (end > tbl->it_size) /* don't go off the table */
211 end = tbl->it_size;
212
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200213 spin_lock_irqsave(&tbl->it_lock, flags);
214
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900215 iommu_area_reserve(tbl->it_map, index, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200216
217 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200218}
219
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800220static unsigned long iommu_range_alloc(struct device *dev,
221 struct iommu_table *tbl,
222 unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200223{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200224 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200225 unsigned long offset;
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800226 unsigned long boundary_size;
227
228 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
229 PAGE_SIZE) >> PAGE_SHIFT;
Jon Masone4650582006-06-26 13:58:14 +0200230
231 BUG_ON(npages == 0);
232
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200233 spin_lock_irqsave(&tbl->it_lock, flags);
234
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800235 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
236 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200237 if (offset == ~0UL) {
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200238 tbl->chip_ops->tce_cache_blast(tbl);
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800239
240 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
241 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200242 if (offset == ~0UL) {
243 printk(KERN_WARNING "Calgary: IOMMU full.\n");
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200244 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200245 if (panic_on_overflow)
246 panic("Calgary: fix the allocator.\n");
247 else
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900248 return DMA_ERROR_CODE;
Jon Masone4650582006-06-26 13:58:14 +0200249 }
250 }
251
Jon Masone4650582006-06-26 13:58:14 +0200252 tbl->it_hint = offset + npages;
253 BUG_ON(tbl->it_hint > tbl->it_size);
254
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200255 spin_unlock_irqrestore(&tbl->it_lock, flags);
256
Jon Masone4650582006-06-26 13:58:14 +0200257 return offset;
258}
259
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800260static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
261 void *vaddr, unsigned int npages, int direction)
Jon Masone4650582006-06-26 13:58:14 +0200262{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200263 unsigned long entry;
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900264 dma_addr_t ret = DMA_ERROR_CODE;
Jon Masone4650582006-06-26 13:58:14 +0200265
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800266 entry = iommu_range_alloc(dev, tbl, npages);
Jon Masone4650582006-06-26 13:58:14 +0200267
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900268 if (unlikely(entry == DMA_ERROR_CODE))
Jon Masone4650582006-06-26 13:58:14 +0200269 goto error;
270
271 /* set the return dma address */
272 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
273
274 /* put the TCEs in the HW table */
275 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
276 direction);
277
Jon Masone4650582006-06-26 13:58:14 +0200278 return ret;
279
280error:
Jon Masone4650582006-06-26 13:58:14 +0200281 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
282 "iommu %p\n", npages, tbl);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900283 return DMA_ERROR_CODE;
Jon Masone4650582006-06-26 13:58:14 +0200284}
285
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200286static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
Jon Masone4650582006-06-26 13:58:14 +0200287 unsigned int npages)
288{
289 unsigned long entry;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100290 unsigned long badend;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200291 unsigned long flags;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100292
293 /* were we called with bad_dma_address? */
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900294 badend = DMA_ERROR_CODE + (EMERGENCY_PAGES * PAGE_SIZE);
295 if (unlikely((dma_addr >= DMA_ERROR_CODE) && (dma_addr < badend))) {
Arjan van de Venbde78a72008-07-08 09:51:56 -0700296 WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100297 "address 0x%Lx\n", dma_addr);
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100298 return;
299 }
Jon Masone4650582006-06-26 13:58:14 +0200300
301 entry = dma_addr >> PAGE_SHIFT;
302
303 BUG_ON(entry + npages > tbl->it_size);
304
305 tce_free(tbl, entry, npages);
306
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200307 spin_lock_irqsave(&tbl->it_lock, flags);
308
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800309 iommu_area_free(tbl->it_map, entry, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200310
311 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200312}
313
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200314static inline struct iommu_table *find_iommu_table(struct device *dev)
315{
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200316 struct pci_dev *pdev;
317 struct pci_bus *pbus;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200318 struct iommu_table *tbl;
319
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200320 pdev = to_pci_dev(dev);
321
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200322 pbus = pdev->bus;
323
324 /* is the device behind a bridge? Look for the root bus */
325 while (pbus->parent)
326 pbus = pbus->parent;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200327
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300328 tbl = pci_iommu(pbus);
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200329
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200330 BUG_ON(tbl && (tbl->it_busno != pbus->number));
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200331
332 return tbl;
333}
334
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900335static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
336 int nelems,enum dma_data_direction dir,
337 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200338{
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200339 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200340 struct scatterlist *s;
341 int i;
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200342
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +0200343 if (!translation_enabled(tbl))
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200344 return;
345
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200346 for_each_sg(sglist, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200347 unsigned int npages;
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200348 dma_addr_t dma = s->dma_address;
349 unsigned int dmalen = s->dma_length;
Jon Masone4650582006-06-26 13:58:14 +0200350
351 if (dmalen == 0)
352 break;
353
Joerg Roedel036b4c52008-10-15 22:02:12 -0700354 npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200355 iommu_free(tbl, dma, npages);
Jon Masone4650582006-06-26 13:58:14 +0200356 }
357}
358
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200359static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900360 int nelems, enum dma_data_direction dir,
361 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200362{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200363 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200364 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200365 unsigned long vaddr;
366 unsigned int npages;
367 unsigned long entry;
368 int i;
369
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200370 for_each_sg(sg, s, nelems, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200371 BUG_ON(!sg_page(s));
Jon Masone4650582006-06-26 13:58:14 +0200372
Jens Axboe58b053e2007-10-22 20:02:46 +0200373 vaddr = (unsigned long) sg_virt(s);
Joerg Roedel036b4c52008-10-15 22:02:12 -0700374 npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +0200375
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800376 entry = iommu_range_alloc(dev, tbl, npages);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900377 if (entry == DMA_ERROR_CODE) {
Jon Masone4650582006-06-26 13:58:14 +0200378 /* makes sure unmap knows to stop */
379 s->dma_length = 0;
380 goto error;
381 }
382
383 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
384
385 /* insert into HW table */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900386 tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
Jon Masone4650582006-06-26 13:58:14 +0200387
388 s->dma_length = s->length;
389 }
390
Jon Masone4650582006-06-26 13:58:14 +0200391 return nelems;
392error:
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900393 calgary_unmap_sg(dev, sg, nelems, dir, NULL);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200394 for_each_sg(sg, s, nelems, i) {
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900395 sg->dma_address = DMA_ERROR_CODE;
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200396 sg->dma_length = 0;
Jon Masone4650582006-06-26 13:58:14 +0200397 }
Jon Masone4650582006-06-26 13:58:14 +0200398 return 0;
399}
400
FUJITA Tomonori39916052009-01-05 23:47:24 +0900401static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
402 unsigned long offset, size_t size,
403 enum dma_data_direction dir,
404 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200405{
FUJITA Tomonori39916052009-01-05 23:47:24 +0900406 void *vaddr = page_address(page) + offset;
Jon Masone4650582006-06-26 13:58:14 +0200407 unsigned long uaddr;
408 unsigned int npages;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200409 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200410
411 uaddr = (unsigned long)vaddr;
Joerg Roedel036b4c52008-10-15 22:02:12 -0700412 npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +0200413
FUJITA Tomonori39916052009-01-05 23:47:24 +0900414 return iommu_alloc(dev, tbl, vaddr, npages, dir);
Jon Masone4650582006-06-26 13:58:14 +0200415}
416
FUJITA Tomonori39916052009-01-05 23:47:24 +0900417static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
418 size_t size, enum dma_data_direction dir,
419 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200420{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200421 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200422 unsigned int npages;
423
FUJITA Tomonori39916052009-01-05 23:47:24 +0900424 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
425 iommu_free(tbl, dma_addr, npages);
426}
427
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200428static void* calgary_alloc_coherent(struct device *dev, size_t size,
Jon Masone4650582006-06-26 13:58:14 +0200429 dma_addr_t *dma_handle, gfp_t flag)
430{
431 void *ret = NULL;
432 dma_addr_t mapping;
433 unsigned int npages, order;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200434 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200435
436 size = PAGE_ALIGN(size); /* size rounded up to full pages */
437 npages = size >> PAGE_SHIFT;
438 order = get_order(size);
439
FUJITA Tomonorif10ac8a2008-09-11 23:08:47 +0900440 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
441
Jon Masone4650582006-06-26 13:58:14 +0200442 /* alloc enough pages (and possibly more) */
443 ret = (void *)__get_free_pages(flag, order);
444 if (!ret)
445 goto error;
446 memset(ret, 0, size);
447
Alexis Bruemmer1956a962008-07-25 19:44:51 -0700448 /* set up tces to cover the allocated range */
449 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900450 if (mapping == DMA_ERROR_CODE)
Alexis Bruemmer1956a962008-07-25 19:44:51 -0700451 goto free;
452 *dma_handle = mapping;
Jon Masone4650582006-06-26 13:58:14 +0200453 return ret;
Jon Masone4650582006-06-26 13:58:14 +0200454free:
455 free_pages((unsigned long)ret, get_order(size));
456 ret = NULL;
457error:
458 return ret;
459}
460
Joerg Roedele4ad68b2008-08-19 16:32:41 +0200461static void calgary_free_coherent(struct device *dev, size_t size,
462 void *vaddr, dma_addr_t dma_handle)
463{
464 unsigned int npages;
465 struct iommu_table *tbl = find_iommu_table(dev);
466
467 size = PAGE_ALIGN(size);
468 npages = size >> PAGE_SHIFT;
469
470 iommu_free(tbl, dma_handle, npages);
471 free_pages((unsigned long)vaddr, get_order(size));
472}
473
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900474static struct dma_map_ops calgary_dma_ops = {
Jon Masone4650582006-06-26 13:58:14 +0200475 .alloc_coherent = calgary_alloc_coherent,
Joerg Roedele4ad68b2008-08-19 16:32:41 +0200476 .free_coherent = calgary_free_coherent,
Jon Masone4650582006-06-26 13:58:14 +0200477 .map_sg = calgary_map_sg,
478 .unmap_sg = calgary_unmap_sg,
FUJITA Tomonori39916052009-01-05 23:47:24 +0900479 .map_page = calgary_map_page,
480 .unmap_page = calgary_unmap_page,
Jon Masone4650582006-06-26 13:58:14 +0200481};
482
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100483static inline void __iomem * busno_to_bbar(unsigned char num)
484{
485 return bus_info[num].bbar;
486}
487
Jon Masone4650582006-06-26 13:58:14 +0200488static inline int busno_to_phbid(unsigned char num)
489{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200490 return bus_info[num].phbid;
Jon Masone4650582006-06-26 13:58:14 +0200491}
492
493static inline unsigned long split_queue_offset(unsigned char num)
494{
495 size_t idx = busno_to_phbid(num);
496
497 return split_queue_offsets[idx];
498}
499
500static inline unsigned long tar_offset(unsigned char num)
501{
502 size_t idx = busno_to_phbid(num);
503
504 return tar_offsets[idx];
505}
506
507static inline unsigned long phb_offset(unsigned char num)
508{
509 size_t idx = busno_to_phbid(num);
510
511 return phb_offsets[idx];
512}
513
514static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
515{
516 unsigned long target = ((unsigned long)bar) | offset;
517 return (void __iomem*)target;
518}
519
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200520static inline int is_calioc2(unsigned short device)
521{
522 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
523}
524
525static inline int is_calgary(unsigned short device)
526{
527 return (device == PCI_DEVICE_ID_IBM_CALGARY);
528}
529
530static inline int is_cal_pci_dev(unsigned short device)
531{
532 return (is_calgary(device) || is_calioc2(device));
533}
534
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200535static void calgary_tce_cache_blast(struct iommu_table *tbl)
Jon Masone4650582006-06-26 13:58:14 +0200536{
537 u64 val;
538 u32 aer;
539 int i = 0;
540 void __iomem *bbar = tbl->bbar;
541 void __iomem *target;
542
543 /* disable arbitration on the bus */
544 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
545 aer = readl(target);
546 writel(0, target);
547
548 /* read plssr to ensure it got there */
549 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
550 val = readl(target);
551
552 /* poll split queues until all DMA activity is done */
553 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
554 do {
555 val = readq(target);
556 i++;
557 } while ((val & 0xff) != 0xff && i < 100);
558 if (i == 100)
559 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
560 "continuing anyway\n");
561
562 /* invalidate TCE cache */
563 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
564 writeq(tbl->tar_val, target);
565
566 /* enable arbitration */
567 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
568 writel(aer, target);
569 (void)readl(target); /* flush */
570}
571
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200572static void calioc2_tce_cache_blast(struct iommu_table *tbl)
573{
574 void __iomem *bbar = tbl->bbar;
575 void __iomem *target;
576 u64 val64;
577 u32 val;
578 int i = 0;
579 int count = 1;
580 unsigned char bus = tbl->it_busno;
581
582begin:
583 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
584 "sequence - count %d\n", bus, count);
585
586 /* 1. using the Page Migration Control reg set SoftStop */
587 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
588 val = be32_to_cpu(readl(target));
589 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
590 val |= PMR_SOFTSTOP;
591 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
592 writel(cpu_to_be32(val), target);
593
594 /* 2. poll split queues until all DMA activity is done */
595 printk(KERN_DEBUG "2a. starting to poll split queues\n");
596 target = calgary_reg(bbar, split_queue_offset(bus));
597 do {
598 val64 = readq(target);
599 i++;
600 } while ((val64 & 0xff) != 0xff && i < 100);
601 if (i == 100)
602 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
603 "continuing anyway\n");
604
605 /* 3. poll Page Migration DEBUG for SoftStopFault */
606 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
607 val = be32_to_cpu(readl(target));
608 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
609
610 /* 4. if SoftStopFault - goto (1) */
611 if (val & PMR_SOFTSTOPFAULT) {
612 if (++count < 100)
613 goto begin;
614 else {
615 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
616 "aborting TCE cache flush sequence!\n");
617 return; /* pray for the best */
618 }
619 }
620
621 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
622 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
623 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
624 val = be32_to_cpu(readl(target));
625 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
626 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
627 val = be32_to_cpu(readl(target));
628 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
629
630 /* 6. invalidate TCE cache */
631 printk(KERN_DEBUG "6. invalidating TCE cache\n");
632 target = calgary_reg(bbar, tar_offset(bus));
633 writeq(tbl->tar_val, target);
634
635 /* 7. Re-read PMCR */
636 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
637 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
638 val = be32_to_cpu(readl(target));
639 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
640
641 /* 8. Remove HardStop */
642 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
643 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
644 val = 0;
645 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
646 writel(cpu_to_be32(val), target);
647 val = be32_to_cpu(readl(target));
648 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
649}
650
Jon Masone4650582006-06-26 13:58:14 +0200651static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
652 u64 limit)
653{
654 unsigned int numpages;
655
656 limit = limit | 0xfffff;
657 limit++;
658
659 numpages = ((limit - start) >> PAGE_SHIFT);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300660 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
Jon Masone4650582006-06-26 13:58:14 +0200661}
662
663static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
664{
665 void __iomem *target;
666 u64 low, high, sizelow;
667 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300668 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200669 unsigned char busnum = dev->bus->number;
670 void __iomem *bbar = tbl->bbar;
671
672 /* peripheral MEM_1 region */
673 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
674 low = be32_to_cpu(readl(target));
675 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
676 high = be32_to_cpu(readl(target));
677 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
678 sizelow = be32_to_cpu(readl(target));
679
680 start = (high << 32) | low;
681 limit = sizelow;
682
683 calgary_reserve_mem_region(dev, start, limit);
684}
685
686static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
687{
688 void __iomem *target;
689 u32 val32;
690 u64 low, high, sizelow, sizehigh;
691 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300692 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200693 unsigned char busnum = dev->bus->number;
694 void __iomem *bbar = tbl->bbar;
695
696 /* is it enabled? */
697 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
698 val32 = be32_to_cpu(readl(target));
699 if (!(val32 & PHB_MEM2_ENABLE))
700 return;
701
702 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
703 low = be32_to_cpu(readl(target));
704 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
705 high = be32_to_cpu(readl(target));
706 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
707 sizelow = be32_to_cpu(readl(target));
708 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
709 sizehigh = be32_to_cpu(readl(target));
710
711 start = (high << 32) | low;
712 limit = (sizehigh << 32) | sizelow;
713
714 calgary_reserve_mem_region(dev, start, limit);
715}
716
717/*
718 * some regions of the IO address space do not get translated, so we
719 * must not give devices IO addresses in those regions. The regions
720 * are the 640KB-1MB region and the two PCI peripheral memory holes.
721 * Reserve all of them in the IOMMU bitmap to avoid giving them out
722 * later.
723 */
724static void __init calgary_reserve_regions(struct pci_dev *dev)
725{
726 unsigned int npages;
Jon Masone4650582006-06-26 13:58:14 +0200727 u64 start;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300728 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200729
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100730 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900731 iommu_range_reserve(tbl, DMA_ERROR_CODE, EMERGENCY_PAGES);
Jon Masone4650582006-06-26 13:58:14 +0200732
733 /* avoid the BIOS/VGA first 640KB-1MB region */
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200734 /* for CalIOC2 - avoid the entire first MB */
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200735 if (is_calgary(dev->device)) {
736 start = (640 * 1024);
737 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
738 } else { /* calioc2 */
739 start = 0;
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200740 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200741 }
Jon Masone4650582006-06-26 13:58:14 +0200742 iommu_range_reserve(tbl, start, npages);
743
744 /* reserve the two PCI peripheral memory regions in IO space */
745 calgary_reserve_peripheral_mem_1(dev);
746 calgary_reserve_peripheral_mem_2(dev);
747}
748
749static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
750{
751 u64 val64;
752 u64 table_phys;
753 void __iomem *target;
754 int ret;
755 struct iommu_table *tbl;
756
757 /* build TCE tables for each PHB */
758 ret = build_tce_table(dev, bbar);
759 if (ret)
760 return ret;
761
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300762 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200763 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
Chandru95b68de2008-07-25 01:47:55 -0700764
765 if (is_kdump_kernel())
766 calgary_init_bitmap_from_tce_table(tbl);
767 else
768 tce_free(tbl, 0, tbl->it_size);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200769
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200770 if (is_calgary(dev->device))
771 tbl->chip_ops = &calgary_chip_ops;
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200772 else if (is_calioc2(dev->device))
773 tbl->chip_ops = &calioc2_chip_ops;
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200774 else
775 BUG();
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200776
Jon Masone4650582006-06-26 13:58:14 +0200777 calgary_reserve_regions(dev);
778
779 /* set TARs for each PHB */
780 target = calgary_reg(bbar, tar_offset(dev->bus->number));
781 val64 = be64_to_cpu(readq(target));
782
783 /* zero out all TAR bits under sw control */
784 val64 &= ~TAR_SW_BITS;
Jon Masone4650582006-06-26 13:58:14 +0200785 table_phys = (u64)__pa(tbl->it_base);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200786
Jon Masone4650582006-06-26 13:58:14 +0200787 val64 |= table_phys;
788
789 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
790 val64 |= (u64) specified_table_size;
791
792 tbl->tar_val = cpu_to_be64(val64);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200793
Jon Masone4650582006-06-26 13:58:14 +0200794 writeq(tbl->tar_val, target);
795 readq(target); /* flush */
796
797 return 0;
798}
799
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200800static void __init calgary_free_bus(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +0200801{
802 u64 val64;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300803 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200804 void __iomem *target;
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200805 unsigned int bitmapsz;
Jon Masone4650582006-06-26 13:58:14 +0200806
807 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
808 val64 = be64_to_cpu(readq(target));
809 val64 &= ~TAR_SW_BITS;
810 writeq(cpu_to_be64(val64), target);
811 readq(target); /* flush */
812
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200813 bitmapsz = tbl->it_size / BITS_PER_BYTE;
814 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
815 tbl->it_map = NULL;
816
Jon Masone4650582006-06-26 13:58:14 +0200817 kfree(tbl);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300818
819 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200820
821 /* Can't free bootmem allocated memory after system is up :-( */
822 bus_info[dev->bus->number].tce_space = NULL;
Jon Masone4650582006-06-26 13:58:14 +0200823}
824
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200825static void calgary_dump_error_regs(struct iommu_table *tbl)
826{
827 void __iomem *bbar = tbl->bbar;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200828 void __iomem *target;
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200829 u32 csr, plssr;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200830
831 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200832 csr = be32_to_cpu(readl(target));
833
834 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
835 plssr = be32_to_cpu(readl(target));
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200836
837 /* If no error, the agent ID in the CSR is not valid */
838 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200839 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200840}
841
842static void calioc2_dump_error_regs(struct iommu_table *tbl)
843{
844 void __iomem *bbar = tbl->bbar;
845 u32 csr, csmr, plssr, mck, rcstat;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200846 void __iomem *target;
847 unsigned long phboff = phb_offset(tbl->it_busno);
848 unsigned long erroff;
849 u32 errregs[7];
850 int i;
851
852 /* dump CSR */
853 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
854 csr = be32_to_cpu(readl(target));
855 /* dump PLSSR */
856 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
857 plssr = be32_to_cpu(readl(target));
858 /* dump CSMR */
859 target = calgary_reg(bbar, phboff | 0x290);
860 csmr = be32_to_cpu(readl(target));
861 /* dump mck */
862 target = calgary_reg(bbar, phboff | 0x800);
863 mck = be32_to_cpu(readl(target));
864
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200865 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
866 tbl->it_busno);
867
868 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
869 csr, plssr, csmr, mck);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200870
871 /* dump rest of error regs */
872 printk(KERN_EMERG "Calgary: ");
873 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200874 /* err regs are at 0x810 - 0x870 */
875 erroff = (0x810 + (i * 0x10));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200876 target = calgary_reg(bbar, phboff | erroff);
877 errregs[i] = be32_to_cpu(readl(target));
878 printk("0x%08x@0x%lx ", errregs[i], erroff);
879 }
880 printk("\n");
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200881
882 /* root complex status */
883 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
884 rcstat = be32_to_cpu(readl(target));
885 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
886 PHB_ROOT_COMPLEX_STATUS);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200887}
888
Jon Masone4650582006-06-26 13:58:14 +0200889static void calgary_watchdog(unsigned long data)
890{
891 struct pci_dev *dev = (struct pci_dev *)data;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300892 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200893 void __iomem *bbar = tbl->bbar;
894 u32 val32;
895 void __iomem *target;
896
897 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
898 val32 = be32_to_cpu(readl(target));
899
900 /* If no error, the agent ID in the CSR is not valid */
901 if (val32 & CSR_AGENT_MASK) {
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200902 tbl->chip_ops->dump_error_regs(tbl);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200903
904 /* reset error */
Jon Masone4650582006-06-26 13:58:14 +0200905 writel(0, target);
906
907 /* Disable bus that caused the error */
908 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200909 PHB_CONFIG_RW_OFFSET);
Jon Masone4650582006-06-26 13:58:14 +0200910 val32 = be32_to_cpu(readl(target));
911 val32 |= PHB_SLOT_DISABLE;
912 writel(cpu_to_be32(val32), target);
913 readl(target); /* flush */
914 } else {
915 /* Reset the timer */
916 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
917 }
918}
919
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200920static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
921 unsigned char busnum, unsigned long timeout)
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200922{
923 u64 val64;
924 void __iomem *target;
Muli Ben-Yehuda58db8542006-12-07 02:14:06 +0100925 unsigned int phb_shift = ~0; /* silence gcc */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200926 u64 mask;
927
928 switch (busno_to_phbid(busnum)) {
929 case 0: phb_shift = (63 - 19);
930 break;
931 case 1: phb_shift = (63 - 23);
932 break;
933 case 2: phb_shift = (63 - 27);
934 break;
935 case 3: phb_shift = (63 - 35);
936 break;
937 default:
938 BUG_ON(busno_to_phbid(busnum));
939 }
940
941 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
942 val64 = be64_to_cpu(readq(target));
943
944 /* zero out this PHB's timer bits */
945 mask = ~(0xFUL << phb_shift);
946 val64 &= mask;
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200947 val64 |= (timeout << phb_shift);
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200948 writeq(cpu_to_be64(val64), target);
949 readq(target); /* flush */
950}
951
Sam Ravnborg31f3dff2008-02-01 17:49:42 +0100952static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200953{
954 unsigned char busnum = dev->bus->number;
955 void __iomem *bbar = tbl->bbar;
956 void __iomem *target;
957 u32 val;
958
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200959 /*
960 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
961 */
962 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
963 val = cpu_to_be32(readl(target));
964 val |= 0x00800000;
965 writel(cpu_to_be32(val), target);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200966}
967
Sam Ravnborg31f3dff2008-02-01 17:49:42 +0100968static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +0200969{
970 unsigned char busnum = dev->bus->number;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +0200971
972 /*
973 * Give split completion a longer timeout on bus 1 for aic94xx
974 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
975 */
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200976 if (is_calgary(dev->device) && (busnum == 1))
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +0200977 calgary_set_split_completion_timeout(tbl->bbar, busnum,
978 CCR_2SEC_TIMEOUT);
979}
980
Jon Masone4650582006-06-26 13:58:14 +0200981static void __init calgary_enable_translation(struct pci_dev *dev)
982{
983 u32 val32;
984 unsigned char busnum;
985 void __iomem *target;
986 void __iomem *bbar;
987 struct iommu_table *tbl;
988
989 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300990 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200991 bbar = tbl->bbar;
992
993 /* enable TCE in PHB Config Register */
994 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
995 val32 = be32_to_cpu(readl(target));
996 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
997
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200998 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
999 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1000 "Calgary" : "CalIOC2", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001001 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1002 "bus.\n");
1003
1004 writel(cpu_to_be32(val32), target);
1005 readl(target); /* flush */
1006
1007 init_timer(&tbl->watchdog_timer);
1008 tbl->watchdog_timer.function = &calgary_watchdog;
1009 tbl->watchdog_timer.data = (unsigned long)dev;
1010 mod_timer(&tbl->watchdog_timer, jiffies);
1011}
1012
1013static void __init calgary_disable_translation(struct pci_dev *dev)
1014{
1015 u32 val32;
1016 unsigned char busnum;
1017 void __iomem *target;
1018 void __iomem *bbar;
1019 struct iommu_table *tbl;
1020
1021 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001022 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001023 bbar = tbl->bbar;
1024
1025 /* disable TCE in PHB Config Register */
1026 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1027 val32 = be32_to_cpu(readl(target));
1028 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1029
Jon Mason70d666d2006-10-05 18:47:21 +02001030 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001031 writel(cpu_to_be32(val32), target);
1032 readl(target); /* flush */
1033
1034 del_timer_sync(&tbl->watchdog_timer);
1035}
1036
Muli Ben-Yehudaa4fc5202006-09-26 10:52:31 +02001037static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +02001038{
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001039 pci_dev_get(dev);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001040 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001041
1042 /* is the device behind a bridge? */
1043 if (dev->bus->parent)
1044 dev->bus->parent->self = dev;
1045 else
1046 dev->bus->self = dev;
Jon Masone4650582006-06-26 13:58:14 +02001047}
1048
1049static int __init calgary_init_one(struct pci_dev *dev)
1050{
Jon Masone4650582006-06-26 13:58:14 +02001051 void __iomem *bbar;
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001052 struct iommu_table *tbl;
Jon Masone4650582006-06-26 13:58:14 +02001053 int ret;
1054
Jon Masondedc9932006-10-05 18:47:21 +02001055 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1056
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001057 bbar = busno_to_bbar(dev->bus->number);
Jon Masone4650582006-06-26 13:58:14 +02001058 ret = calgary_setup_tar(dev, bbar);
1059 if (ret)
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001060 goto done;
Jon Masone4650582006-06-26 13:58:14 +02001061
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001062 pci_dev_get(dev);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001063
1064 if (dev->bus->parent) {
1065 if (dev->bus->parent->self)
1066 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1067 "bus->parent->self!\n", dev);
1068 dev->bus->parent->self = dev;
1069 } else
1070 dev->bus->self = dev;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001071
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001072 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001073 tbl->chip_ops->handle_quirks(tbl, dev);
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001074
Jon Masone4650582006-06-26 13:58:14 +02001075 calgary_enable_translation(dev);
1076
1077 return 0;
1078
Jon Masone4650582006-06-26 13:58:14 +02001079done:
1080 return ret;
1081}
1082
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001083static int __init calgary_locate_bbars(void)
Jon Masone4650582006-06-26 13:58:14 +02001084{
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001085 int ret;
1086 int rioidx, phb, bus;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001087 void __iomem *bbar;
1088 void __iomem *target;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001089 unsigned long offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001090 u8 start_bus, end_bus;
1091 u32 val;
1092
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001093 ret = -ENODATA;
1094 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1095 struct rio_detail *rio = rio_devs[rioidx];
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001096
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001097 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001098 continue;
1099
1100 /* map entire 1MB of Calgary config space */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001101 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1102 if (!bbar)
1103 goto error;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001104
1105 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001106 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1107 target = calgary_reg(bbar, offset);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001108
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001109 val = be32_to_cpu(readl(target));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001110
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001111 start_bus = (u8)((val & 0x00FF0000) >> 16);
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001112 end_bus = (u8)((val & 0x0000FF00) >> 8);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001113
1114 if (end_bus) {
1115 for (bus = start_bus; bus <= end_bus; bus++) {
1116 bus_info[bus].bbar = bbar;
1117 bus_info[bus].phbid = phb;
1118 }
1119 } else {
1120 bus_info[start_bus].bbar = bbar;
1121 bus_info[start_bus].phbid = phb;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001122 }
1123 }
1124 }
1125
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001126 return 0;
1127
1128error:
1129 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1130 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1131 if (bus_info[bus].bbar)
1132 iounmap(bus_info[bus].bbar);
1133
1134 return ret;
1135}
1136
1137static int __init calgary_init(void)
1138{
1139 int ret;
1140 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001141 struct calgary_bus_info *info;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001142
1143 ret = calgary_locate_bbars();
1144 if (ret)
1145 return ret;
Jon Masone4650582006-06-26 13:58:14 +02001146
Chandru95b68de2008-07-25 01:47:55 -07001147 /* Purely for kdump kernel case */
1148 if (is_kdump_kernel())
1149 get_tce_space_from_tar();
1150
Jon Masondedc9932006-10-05 18:47:21 +02001151 do {
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001152 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Jon Masone4650582006-06-26 13:58:14 +02001153 if (!dev)
1154 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001155 if (!is_cal_pci_dev(dev->device))
1156 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001157
1158 info = &bus_info[dev->bus->number];
1159 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001160 calgary_init_one_nontraslated(dev);
1161 continue;
1162 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001163
1164 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001165 continue;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001166
Jon Masone4650582006-06-26 13:58:14 +02001167 ret = calgary_init_one(dev);
1168 if (ret)
1169 goto error;
Jon Masondedc9932006-10-05 18:47:21 +02001170 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001171
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001172 dev = NULL;
1173 for_each_pci_dev(dev) {
1174 struct iommu_table *tbl;
1175
1176 tbl = find_iommu_table(&dev->dev);
1177
1178 if (translation_enabled(tbl))
1179 dev->dev.archdata.dma_ops = &calgary_dma_ops;
1180 }
1181
Jon Masone4650582006-06-26 13:58:14 +02001182 return ret;
1183
1184error:
Jon Masondedc9932006-10-05 18:47:21 +02001185 do {
Greg Kroah-Hartmana2b5d872008-02-13 09:32:03 -08001186 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Muli Ben-Yehuda9f2dc462006-09-26 10:52:31 +02001187 if (!dev)
1188 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001189 if (!is_cal_pci_dev(dev->device))
1190 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001191
1192 info = &bus_info[dev->bus->number];
1193 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001194 pci_dev_put(dev);
1195 continue;
1196 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001197 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001198 continue;
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001199
Jon Masone4650582006-06-26 13:58:14 +02001200 calgary_disable_translation(dev);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +02001201 calgary_free_bus(dev);
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001202 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001203 dev->dev.archdata.dma_ops = NULL;
Jon Masondedc9932006-10-05 18:47:21 +02001204 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001205
1206 return ret;
1207}
1208
1209static inline int __init determine_tce_table_size(u64 ram)
1210{
1211 int ret;
1212
1213 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1214 return specified_table_size;
1215
1216 /*
1217 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1218 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1219 * larger table size has twice as many entries, so shift the
1220 * max ram address by 13 to divide by 8K and then look at the
1221 * order of the result to choose between 0-7.
1222 */
1223 ret = get_order(ram >> 13);
1224 if (ret > TCE_TABLE_SIZE_8M)
1225 ret = TCE_TABLE_SIZE_8M;
1226
1227 return ret;
1228}
1229
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001230static int __init build_detail_arrays(void)
1231{
1232 unsigned long ptr;
David Howells85d57792008-08-18 11:58:17 +02001233 unsigned numnodes, i;
1234 int scal_detail_size, rio_detail_size;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001235
David Howells85d57792008-08-18 11:58:17 +02001236 numnodes = rio_table_hdr->num_scal_dev;
1237 if (numnodes > MAX_NUMNODES){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001238 printk(KERN_WARNING
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001239 "Calgary: MAX_NUMNODES too low! Defined as %d, "
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001240 "but system has %d nodes.\n",
David Howells85d57792008-08-18 11:58:17 +02001241 MAX_NUMNODES, numnodes);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001242 return -ENODEV;
1243 }
1244
1245 switch (rio_table_hdr->version){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001246 case 2:
1247 scal_detail_size = 11;
1248 rio_detail_size = 13;
1249 break;
1250 case 3:
1251 scal_detail_size = 12;
1252 rio_detail_size = 15;
1253 break;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001254 default:
1255 printk(KERN_WARNING
1256 "Calgary: Invalid Rio Grande Table Version: %d\n",
1257 rio_table_hdr->version);
1258 return -EPROTO;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001259 }
1260
1261 ptr = ((unsigned long)rio_table_hdr) + 3;
David Howells85d57792008-08-18 11:58:17 +02001262 for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001263 scal_devs[i] = (struct scal_detail *)ptr;
1264
1265 for (i = 0; i < rio_table_hdr->num_rio_dev;
1266 i++, ptr += rio_detail_size)
1267 rio_devs[i] = (struct rio_detail *)ptr;
1268
1269 return 0;
1270}
1271
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001272static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1273{
1274 int dev;
1275 u32 val;
1276
1277 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1278 /*
1279 * FIXME: properly scan for devices accross the
1280 * PCI-to-PCI bridge on every CalIOC2 port.
1281 */
1282 return 1;
1283 }
1284
1285 for (dev = 1; dev < 8; dev++) {
1286 val = read_pci_config(bus, dev, 0, 0);
1287 if (val != 0xffffffff)
1288 break;
1289 }
1290 return (val != 0xffffffff);
1291}
1292
Chandru95b68de2008-07-25 01:47:55 -07001293/*
1294 * calgary_init_bitmap_from_tce_table():
1295 * Funtion for kdump case. In the second/kdump kernel initialize
1296 * the bitmap based on the tce table entries obtained from first kernel
1297 */
1298static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
1299{
1300 u64 *tp;
1301 unsigned int index;
1302 tp = ((u64 *)tbl->it_base);
1303 for (index = 0 ; index < tbl->it_size; index++) {
1304 if (*tp != 0x0)
1305 set_bit(index, tbl->it_map);
1306 tp++;
1307 }
1308}
1309
1310/*
1311 * get_tce_space_from_tar():
1312 * Function for kdump case. Get the tce tables from first kernel
1313 * by reading the contents of the base adress register of calgary iommu
1314 */
Marcin Slusarzf7106662008-08-17 17:50:52 +02001315static void __init get_tce_space_from_tar(void)
Chandru95b68de2008-07-25 01:47:55 -07001316{
1317 int bus;
1318 void __iomem *target;
1319 unsigned long tce_space;
1320
1321 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1322 struct calgary_bus_info *info = &bus_info[bus];
1323 unsigned short pci_device;
1324 u32 val;
1325
1326 val = read_pci_config(bus, 0, 0, 0);
1327 pci_device = (val & 0xFFFF0000) >> 16;
1328
1329 if (!is_cal_pci_dev(pci_device))
1330 continue;
1331 if (info->translation_disabled)
1332 continue;
1333
1334 if (calgary_bus_has_devices(bus, pci_device) ||
1335 translate_empty_slots) {
1336 target = calgary_reg(bus_info[bus].bbar,
1337 tar_offset(bus));
1338 tce_space = be64_to_cpu(readq(target));
1339 tce_space = tce_space & TAR_SW_BITS;
1340
1341 tce_space = tce_space & (~specified_table_size);
1342 info->tce_space = (u64 *)__va(tce_space);
1343 }
1344 }
1345 return;
1346}
1347
FUJITA Tomonorif4131c62009-11-14 21:26:50 +09001348static int __init calgary_iommu_init(void)
1349{
1350 int ret;
1351
1352 /* ok, we're trying to use Calgary - let's roll */
1353 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1354
1355 ret = calgary_init();
1356 if (ret) {
1357 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1358 "falling back to no_iommu\n", ret);
1359 return ret;
1360 }
1361
FUJITA Tomonorif4131c62009-11-14 21:26:50 +09001362 return 0;
1363}
FUJITA Tomonorid7b9f7b2009-11-10 19:46:13 +09001364
Jon Masone4650582006-06-26 13:58:14 +02001365void __init detect_calgary(void)
1366{
Jon Masond2105b12006-07-29 21:42:43 +02001367 int bus;
Jon Masone4650582006-06-26 13:58:14 +02001368 void *tbl;
Jon Masond2105b12006-07-29 21:42:43 +02001369 int calgary_found = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001370 unsigned long ptr;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001371 unsigned int offset, prev_offset;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001372 int ret;
Jon Masone4650582006-06-26 13:58:14 +02001373
1374 /*
1375 * if the user specified iommu=off or iommu=soft or we found
1376 * another HW IOMMU already, bail out.
1377 */
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001378 if (no_iommu || iommu_detected)
Jon Masone4650582006-06-26 13:58:14 +02001379 return;
1380
Muli Ben-Yehudabff65472006-12-07 02:14:07 +01001381 if (!use_calgary)
1382 return;
1383
Andi Kleen0637a702006-09-26 10:52:41 +02001384 if (!early_pci_allowed())
1385 return;
1386
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001387 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1388
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001389 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1390
1391 rio_table_hdr = NULL;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001392 prev_offset = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001393 offset = 0x180;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001394 /*
1395 * The next offset is stored in the 1st word.
1396 * Only parse up until the offset increases:
1397 */
1398 while (offset > prev_offset) {
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001399 /* The block id is stored in the 2nd word */
1400 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1401 /* set the pointer past the offset & block id */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001402 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001403 break;
1404 }
Ingo Molnar136f1e72006-12-20 11:53:32 +01001405 prev_offset = offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001406 offset = *((unsigned short *)(ptr + offset));
1407 }
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001408 if (!rio_table_hdr) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001409 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1410 "in EBDA - bailing!\n");
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001411 return;
1412 }
1413
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001414 ret = build_detail_arrays();
1415 if (ret) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001416 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001417 return;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001418 }
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001419
Chandru95b68de2008-07-25 01:47:55 -07001420 specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
1421 saved_max_pfn : max_pfn) * PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +02001422
Jon Masond2105b12006-07-29 21:42:43 +02001423 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001424 struct calgary_bus_info *info = &bus_info[bus];
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001425 unsigned short pci_device;
1426 u32 val;
Jon Masond2105b12006-07-29 21:42:43 +02001427
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001428 val = read_pci_config(bus, 0, 0, 0);
1429 pci_device = (val & 0xFFFF0000) >> 16;
1430
1431 if (!is_cal_pci_dev(pci_device))
Jon Masone4650582006-06-26 13:58:14 +02001432 continue;
Jon Masond2105b12006-07-29 21:42:43 +02001433
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001434 if (info->translation_disabled)
Jon Masone4650582006-06-26 13:58:14 +02001435 continue;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001436
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001437 if (calgary_bus_has_devices(bus, pci_device) ||
1438 translate_empty_slots) {
Chandru95b68de2008-07-25 01:47:55 -07001439 /*
1440 * If it is kdump kernel, find and use tce tables
1441 * from first kernel, else allocate tce tables here
1442 */
1443 if (!is_kdump_kernel()) {
1444 tbl = alloc_tce_table();
1445 if (!tbl)
1446 goto cleanup;
1447 info->tce_space = tbl;
1448 }
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001449 calgary_found = 1;
Jon Masond2105b12006-07-29 21:42:43 +02001450 }
Jon Masone4650582006-06-26 13:58:14 +02001451 }
1452
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001453 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1454 calgary_found ? "found" : "not found");
1455
Jon Masond2105b12006-07-29 21:42:43 +02001456 if (calgary_found) {
Jon Masone4650582006-06-26 13:58:14 +02001457 iommu_detected = 1;
1458 calgary_detected = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +02001459 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
FUJITA Tomonori7e055752009-04-14 12:12:29 +09001460 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d\n",
1461 specified_table_size);
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001462
FUJITA Tomonorid7b9f7b2009-11-10 19:46:13 +09001463 x86_init.iommu.iommu_init = calgary_iommu_init;
Jon Masone4650582006-06-26 13:58:14 +02001464 }
1465 return;
1466
1467cleanup:
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001468 for (--bus; bus >= 0; --bus) {
1469 struct calgary_bus_info *info = &bus_info[bus];
1470
1471 if (info->tce_space)
1472 free_tce_table(info->tce_space);
1473 }
Jon Masone4650582006-06-26 13:58:14 +02001474}
1475
Jon Masone4650582006-06-26 13:58:14 +02001476static int __init calgary_parse_options(char *p)
1477{
1478 unsigned int bridge;
1479 size_t len;
1480 char* endp;
1481
1482 while (*p) {
1483 if (!strncmp(p, "64k", 3))
1484 specified_table_size = TCE_TABLE_SIZE_64K;
1485 else if (!strncmp(p, "128k", 4))
1486 specified_table_size = TCE_TABLE_SIZE_128K;
1487 else if (!strncmp(p, "256k", 4))
1488 specified_table_size = TCE_TABLE_SIZE_256K;
1489 else if (!strncmp(p, "512k", 4))
1490 specified_table_size = TCE_TABLE_SIZE_512K;
1491 else if (!strncmp(p, "1M", 2))
1492 specified_table_size = TCE_TABLE_SIZE_1M;
1493 else if (!strncmp(p, "2M", 2))
1494 specified_table_size = TCE_TABLE_SIZE_2M;
1495 else if (!strncmp(p, "4M", 2))
1496 specified_table_size = TCE_TABLE_SIZE_4M;
1497 else if (!strncmp(p, "8M", 2))
1498 specified_table_size = TCE_TABLE_SIZE_8M;
1499
1500 len = strlen("translate_empty_slots");
1501 if (!strncmp(p, "translate_empty_slots", len))
1502 translate_empty_slots = 1;
1503
1504 len = strlen("disable");
1505 if (!strncmp(p, "disable", len)) {
1506 p += len;
1507 if (*p == '=')
1508 ++p;
1509 if (*p == '\0')
1510 break;
Julia Lawalleff79ae2008-11-25 14:13:03 +01001511 bridge = simple_strtoul(p, &endp, 0);
Jon Masone4650582006-06-26 13:58:14 +02001512 if (p == endp)
1513 break;
1514
Jon Masond2105b12006-07-29 21:42:43 +02001515 if (bridge < MAX_PHB_BUS_NUM) {
Jon Masone4650582006-06-26 13:58:14 +02001516 printk(KERN_INFO "Calgary: disabling "
Jon Mason70d666d2006-10-05 18:47:21 +02001517 "translation for PHB %#x\n", bridge);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001518 bus_info[bridge].translation_disabled = 1;
Jon Masone4650582006-06-26 13:58:14 +02001519 }
1520 }
1521
1522 p = strpbrk(p, ",");
1523 if (!p)
1524 break;
1525
1526 p++; /* skip ',' */
1527 }
1528 return 1;
1529}
1530__setup("calgary=", calgary_parse_options);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001531
1532static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1533{
1534 struct iommu_table *tbl;
1535 unsigned int npages;
1536 int i;
1537
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001538 tbl = pci_iommu(dev->bus);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001539
1540 for (i = 0; i < 4; i++) {
1541 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1542
1543 /* Don't give out TCEs that map MEM resources */
1544 if (!(r->flags & IORESOURCE_MEM))
1545 continue;
1546
1547 /* 0-based? we reserve the whole 1st MB anyway */
1548 if (!r->start)
1549 continue;
1550
1551 /* cover the whole region */
1552 npages = (r->end - r->start) >> PAGE_SHIFT;
1553 npages++;
1554
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001555 iommu_range_reserve(tbl, r->start, npages);
1556 }
1557}
1558
1559static int __init calgary_fixup_tce_spaces(void)
1560{
1561 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001562 struct calgary_bus_info *info;
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001563
1564 if (no_iommu || swiotlb || !calgary_detected)
1565 return -ENODEV;
1566
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001567 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001568
1569 do {
1570 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1571 if (!dev)
1572 break;
1573 if (!is_cal_pci_dev(dev->device))
1574 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001575
1576 info = &bus_info[dev->bus->number];
1577 if (info->translation_disabled)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001578 continue;
1579
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001580 if (!info->tce_space)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001581 continue;
1582
1583 calgary_fixup_one_tce_space(dev);
1584
1585 } while (1);
1586
1587 return 0;
1588}
1589
1590/*
1591 * We need to be call after pcibios_assign_resources (fs_initcall level)
1592 * and before device_initcall.
1593 */
1594rootfs_initcall(calgary_fixup_tce_spaces);