| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* | 
| Uwe Zeisberger | f30c226 | 2006-10-03 23:01:26 +0200 | [diff] [blame] | 2 |  * linux/arch/arm/mach-omap2/irq.c | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 3 |  * | 
 | 4 |  * Interrupt handler for OMAP2 boards. | 
 | 5 |  * | 
 | 6 |  * Copyright (C) 2005 Nokia Corporation | 
 | 7 |  * Author: Paul Mundt <paul.mundt@nokia.com> | 
 | 8 |  * | 
 | 9 |  * This file is subject to the terms and conditions of the GNU General Public | 
 | 10 |  * License. See the file "COPYING" in the main directory of this archive | 
 | 11 |  * for more details. | 
 | 12 |  */ | 
 | 13 | #include <linux/kernel.h> | 
 | 14 | #include <linux/init.h> | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 15 | #include <linux/interrupt.h> | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 16 | #include <linux/io.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 17 | #include <mach/hardware.h> | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 18 | #include <asm/mach/irq.h> | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 19 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 20 |  | 
 | 21 | /* selected INTC register offsets */ | 
 | 22 |  | 
 | 23 | #define INTC_REVISION		0x0000 | 
 | 24 | #define INTC_SYSCONFIG		0x0010 | 
 | 25 | #define INTC_SYSSTATUS		0x0014 | 
| Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 26 | #define INTC_SIR		0x0040 | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 27 | #define INTC_CONTROL		0x0048 | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 28 | #define INTC_PROTECTION		0x004C | 
 | 29 | #define INTC_IDLE		0x0050 | 
 | 30 | #define INTC_THRESHOLD		0x0068 | 
 | 31 | #define INTC_MIR0		0x0084 | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 32 | #define INTC_MIR_CLEAR0		0x0088 | 
 | 33 | #define INTC_MIR_SET0		0x008c | 
 | 34 | #define INTC_PENDING_IRQ0	0x0098 | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 35 | /* Number of IRQ state bits in each MIR register */ | 
 | 36 | #define IRQ_BITS_PER_REG	32 | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 37 |  | 
 | 38 | /* | 
 | 39 |  * OMAP2 has a number of different interrupt controllers, each interrupt | 
 | 40 |  * controller is identified as its own "bank". Register definitions are | 
 | 41 |  * fairly consistent for each bank, but not all registers are implemented | 
 | 42 |  * for each bank.. when in doubt, consult the TRM. | 
 | 43 |  */ | 
 | 44 | static struct omap_irq_bank { | 
| Russell King | e8a91c9 | 2008-09-01 22:07:37 +0100 | [diff] [blame] | 45 | 	void __iomem *base_reg; | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 46 | 	unsigned int nr_irqs; | 
 | 47 | } __attribute__ ((aligned(4))) irq_banks[] = { | 
 | 48 | 	{ | 
 | 49 | 		/* MPU INTC */ | 
| Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 50 | 		.base_reg	= 0, | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 51 | 		.nr_irqs	= 96, | 
| Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 52 | 	}, | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 53 | }; | 
 | 54 |  | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 55 | /* Structure to save interrupt controller context */ | 
 | 56 | struct omap3_intc_regs { | 
 | 57 | 	u32 sysconfig; | 
 | 58 | 	u32 protection; | 
 | 59 | 	u32 idle; | 
 | 60 | 	u32 threshold; | 
 | 61 | 	u32 ilr[INTCPS_NR_IRQS]; | 
 | 62 | 	u32 mir[INTCPS_NR_MIR_REGS]; | 
 | 63 | }; | 
 | 64 |  | 
 | 65 | static struct omap3_intc_regs intc_context[ARRAY_SIZE(irq_banks)]; | 
 | 66 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 67 | /* INTC bank register get/set */ | 
 | 68 |  | 
 | 69 | static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg) | 
 | 70 | { | 
 | 71 | 	__raw_writel(val, bank->base_reg + reg); | 
 | 72 | } | 
 | 73 |  | 
 | 74 | static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg) | 
 | 75 | { | 
 | 76 | 	return __raw_readl(bank->base_reg + reg); | 
 | 77 | } | 
 | 78 |  | 
| Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 79 | static int previous_irq; | 
 | 80 |  | 
 | 81 | /* | 
 | 82 |  * On 34xx we can get occasional spurious interrupts if the ack from | 
 | 83 |  * an interrupt handler does not get posted before we unmask. Warn about | 
 | 84 |  * the interrupt handlers that need to flush posted writes. | 
 | 85 |  */ | 
 | 86 | static int omap_check_spurious(unsigned int irq) | 
 | 87 | { | 
 | 88 | 	u32 sir, spurious; | 
 | 89 |  | 
 | 90 | 	sir = intc_bank_read_reg(&irq_banks[0], INTC_SIR); | 
| Roger Quadros | 846c29f | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 91 | 	spurious = sir >> 7; | 
| Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 92 |  | 
| Roger Quadros | 846c29f | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 93 | 	if (spurious) { | 
| Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 94 | 		printk(KERN_WARNING "Spurious irq %i: 0x%08x, please flush " | 
 | 95 | 					"posted write for irq %i\n", | 
 | 96 | 					irq, sir, previous_irq); | 
 | 97 | 		return spurious; | 
 | 98 | 	} | 
 | 99 |  | 
 | 100 | 	return 0; | 
 | 101 | } | 
 | 102 |  | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 103 | /* XXX: FIQ and additional INTC support (only MPU at the moment) */ | 
 | 104 | static void omap_ack_irq(unsigned int irq) | 
 | 105 | { | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 106 | 	intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 107 | } | 
 | 108 |  | 
 | 109 | static void omap_mask_irq(unsigned int irq) | 
 | 110 | { | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 111 | 	int offset = irq & (~(IRQ_BITS_PER_REG - 1)); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 112 |  | 
| Tony Lindgren | 6ccc4c0 | 2008-12-10 17:36:52 -0800 | [diff] [blame] | 113 | 	if (cpu_is_omap34xx()) { | 
 | 114 | 		int spurious = 0; | 
 | 115 |  | 
 | 116 | 		/* | 
 | 117 | 		 * INT_34XX_GPT12_IRQ is also the spurious irq. Maybe because | 
 | 118 | 		 * it is the highest irq number? | 
 | 119 | 		 */ | 
 | 120 | 		if (irq == INT_34XX_GPT12_IRQ) | 
 | 121 | 			spurious = omap_check_spurious(irq); | 
 | 122 |  | 
 | 123 | 		if (!spurious) | 
 | 124 | 			previous_irq = irq; | 
 | 125 | 	} | 
 | 126 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 127 | 	irq &= (IRQ_BITS_PER_REG - 1); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 128 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 129 | 	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 130 | } | 
 | 131 |  | 
 | 132 | static void omap_unmask_irq(unsigned int irq) | 
 | 133 | { | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 134 | 	int offset = irq & (~(IRQ_BITS_PER_REG - 1)); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 135 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 136 | 	irq &= (IRQ_BITS_PER_REG - 1); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 137 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 138 | 	intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 139 | } | 
 | 140 |  | 
 | 141 | static void omap_mask_ack_irq(unsigned int irq) | 
 | 142 | { | 
 | 143 | 	omap_mask_irq(irq); | 
 | 144 | 	omap_ack_irq(irq); | 
 | 145 | } | 
 | 146 |  | 
| David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 147 | static struct irq_chip omap_irq_chip = { | 
 | 148 | 	.name	= "INTC", | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 149 | 	.ack	= omap_mask_ack_irq, | 
 | 150 | 	.mask	= omap_mask_irq, | 
 | 151 | 	.unmask	= omap_unmask_irq, | 
 | 152 | }; | 
 | 153 |  | 
 | 154 | static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank) | 
 | 155 | { | 
 | 156 | 	unsigned long tmp; | 
 | 157 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 158 | 	tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff; | 
| Russell King | e8a91c9 | 2008-09-01 22:07:37 +0100 | [diff] [blame] | 159 | 	printk(KERN_INFO "IRQ: Found an INTC at 0x%p " | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 160 | 			 "(revision %ld.%ld) with %d interrupts\n", | 
 | 161 | 			 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs); | 
 | 162 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 163 | 	tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 164 | 	tmp |= 1 << 1;	/* soft reset */ | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 165 | 	intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 166 |  | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 167 | 	while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1)) | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 168 | 		/* Wait for reset to complete */; | 
| Juha Yrjola | 375e12a | 2006-12-06 17:13:50 -0800 | [diff] [blame] | 169 |  | 
 | 170 | 	/* Enable autoidle */ | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 171 | 	intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 172 | } | 
 | 173 |  | 
| Jouni Hogander | 9443453 | 2009-02-03 15:49:04 -0800 | [diff] [blame] | 174 | int omap_irq_pending(void) | 
 | 175 | { | 
 | 176 | 	int i; | 
 | 177 |  | 
 | 178 | 	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) { | 
 | 179 | 		struct omap_irq_bank *bank = irq_banks + i; | 
 | 180 | 		int irq; | 
 | 181 |  | 
 | 182 | 		for (irq = 0; irq < bank->nr_irqs; irq += 32) | 
 | 183 | 			if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 + | 
 | 184 | 					       ((irq >> 5) << 5))) | 
 | 185 | 				return 1; | 
 | 186 | 	} | 
 | 187 | 	return 0; | 
 | 188 | } | 
 | 189 |  | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 190 | void __init omap_init_irq(void) | 
 | 191 | { | 
| Thomas Gleixner | 4b1135a | 2008-10-16 15:33:18 +0200 | [diff] [blame] | 192 | 	unsigned long nr_of_irqs = 0; | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 193 | 	unsigned int nr_banks = 0; | 
 | 194 | 	int i; | 
 | 195 |  | 
 | 196 | 	for (i = 0; i < ARRAY_SIZE(irq_banks); i++) { | 
| Kevin Hilman | 74005a2 | 2010-01-29 14:20:06 -0800 | [diff] [blame] | 197 | 		unsigned long base = 0; | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 198 | 		struct omap_irq_bank *bank = irq_banks + i; | 
 | 199 |  | 
| Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 200 | 		if (cpu_is_omap24xx()) | 
| Tony Lindgren | 1b26fe8 | 2009-10-19 15:25:13 -0700 | [diff] [blame] | 201 | 			base = OMAP24XX_IC_BASE; | 
| Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 202 | 		else if (cpu_is_omap34xx()) | 
| Tony Lindgren | 1b26fe8 | 2009-10-19 15:25:13 -0700 | [diff] [blame] | 203 | 			base = OMAP34XX_IC_BASE; | 
 | 204 |  | 
| Kevin Hilman | 74005a2 | 2010-01-29 14:20:06 -0800 | [diff] [blame] | 205 | 		BUG_ON(!base); | 
 | 206 |  | 
| Tony Lindgren | 1b26fe8 | 2009-10-19 15:25:13 -0700 | [diff] [blame] | 207 | 		/* Static mapping, never released */ | 
 | 208 | 		bank->base_reg = ioremap(base, SZ_4K); | 
 | 209 | 		if (!bank->base_reg) { | 
 | 210 | 			printk(KERN_ERR "Could not ioremap irq bank%i\n", i); | 
 | 211 | 			continue; | 
 | 212 | 		} | 
| Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame] | 213 |  | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 214 | 		omap_irq_bank_init_one(bank); | 
 | 215 |  | 
| Thomas Gleixner | 4b1135a | 2008-10-16 15:33:18 +0200 | [diff] [blame] | 216 | 		nr_of_irqs += bank->nr_irqs; | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 217 | 		nr_banks++; | 
 | 218 | 	} | 
 | 219 |  | 
 | 220 | 	printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n", | 
| Thomas Gleixner | 4b1135a | 2008-10-16 15:33:18 +0200 | [diff] [blame] | 221 | 	       nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : ""); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 222 |  | 
| Thomas Gleixner | 4b1135a | 2008-10-16 15:33:18 +0200 | [diff] [blame] | 223 | 	for (i = 0; i < nr_of_irqs; i++) { | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 224 | 		set_irq_chip(i, &omap_irq_chip); | 
| Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 225 | 		set_irq_handler(i, handle_level_irq); | 
| Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 226 | 		set_irq_flags(i, IRQF_VALID); | 
 | 227 | 	} | 
 | 228 | } | 
 | 229 |  | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 230 | #ifdef CONFIG_ARCH_OMAP3 | 
 | 231 | void omap_intc_save_context(void) | 
 | 232 | { | 
 | 233 | 	int ind = 0, i = 0; | 
 | 234 | 	for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) { | 
 | 235 | 		struct omap_irq_bank *bank = irq_banks + ind; | 
 | 236 | 		intc_context[ind].sysconfig = | 
 | 237 | 			intc_bank_read_reg(bank, INTC_SYSCONFIG); | 
 | 238 | 		intc_context[ind].protection = | 
 | 239 | 			intc_bank_read_reg(bank, INTC_PROTECTION); | 
 | 240 | 		intc_context[ind].idle = | 
 | 241 | 			intc_bank_read_reg(bank, INTC_IDLE); | 
 | 242 | 		intc_context[ind].threshold = | 
 | 243 | 			intc_bank_read_reg(bank, INTC_THRESHOLD); | 
 | 244 | 		for (i = 0; i < INTCPS_NR_IRQS; i++) | 
 | 245 | 			intc_context[ind].ilr[i] = | 
| Aaro Koskinen | 2329e7c | 2009-03-12 18:12:29 +0200 | [diff] [blame] | 246 | 				intc_bank_read_reg(bank, (0x100 + 0x4*i)); | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 247 | 		for (i = 0; i < INTCPS_NR_MIR_REGS; i++) | 
 | 248 | 			intc_context[ind].mir[i] = | 
 | 249 | 				intc_bank_read_reg(&irq_banks[0], INTC_MIR0 + | 
 | 250 | 				(0x20 * i)); | 
 | 251 | 	} | 
 | 252 | } | 
 | 253 |  | 
 | 254 | void omap_intc_restore_context(void) | 
 | 255 | { | 
 | 256 | 	int ind = 0, i = 0; | 
 | 257 |  | 
 | 258 | 	for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) { | 
 | 259 | 		struct omap_irq_bank *bank = irq_banks + ind; | 
 | 260 | 		intc_bank_write_reg(intc_context[ind].sysconfig, | 
 | 261 | 					bank, INTC_SYSCONFIG); | 
 | 262 | 		intc_bank_write_reg(intc_context[ind].sysconfig, | 
 | 263 | 					bank, INTC_SYSCONFIG); | 
 | 264 | 		intc_bank_write_reg(intc_context[ind].protection, | 
 | 265 | 					bank, INTC_PROTECTION); | 
 | 266 | 		intc_bank_write_reg(intc_context[ind].idle, | 
 | 267 | 					bank, INTC_IDLE); | 
 | 268 | 		intc_bank_write_reg(intc_context[ind].threshold, | 
 | 269 | 					bank, INTC_THRESHOLD); | 
 | 270 | 		for (i = 0; i < INTCPS_NR_IRQS; i++) | 
 | 271 | 			intc_bank_write_reg(intc_context[ind].ilr[i], | 
| Aaro Koskinen | 2329e7c | 2009-03-12 18:12:29 +0200 | [diff] [blame] | 272 | 				bank, (0x100 + 0x4*i)); | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 273 | 		for (i = 0; i < INTCPS_NR_MIR_REGS; i++) | 
 | 274 | 			intc_bank_write_reg(intc_context[ind].mir[i], | 
 | 275 | 				 &irq_banks[0], INTC_MIR0 + (0x20 * i)); | 
 | 276 | 	} | 
 | 277 | 	/* MIRs are saved and restore with other PRCM registers */ | 
 | 278 | } | 
| Tero Kristo | 2bbe3af | 2009-10-23 19:03:48 +0300 | [diff] [blame] | 279 |  | 
 | 280 | void omap3_intc_suspend(void) | 
 | 281 | { | 
 | 282 | 	/* A pending interrupt would prevent OMAP from entering suspend */ | 
 | 283 | 	omap_ack_irq(0); | 
 | 284 | } | 
| Tero Kristo | f18cc2f | 2009-10-23 19:03:50 +0300 | [diff] [blame] | 285 |  | 
 | 286 | void omap3_intc_prepare_idle(void) | 
 | 287 | { | 
 | 288 | 	/* Disable autoidle as it can stall interrupt controller */ | 
 | 289 | 	intc_bank_write_reg(0, &irq_banks[0], INTC_SYSCONFIG); | 
 | 290 | } | 
 | 291 |  | 
 | 292 | void omap3_intc_resume_idle(void) | 
 | 293 | { | 
 | 294 | 	/* Re-enable autoidle */ | 
 | 295 | 	intc_bank_write_reg(1, &irq_banks[0], INTC_SYSCONFIG); | 
 | 296 | } | 
| Rajendra Nayak | 0addd61 | 2008-09-26 17:48:20 +0530 | [diff] [blame] | 297 | #endif /* CONFIG_ARCH_OMAP3 */ |