| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *	Low-Level PCI Support for PC -- Routing of Interrupts | 
 | 3 |  * | 
 | 4 |  *	(c) 1999--2000 Martin Mares <mj@ucw.cz> | 
 | 5 |  */ | 
 | 6 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/types.h> | 
 | 8 | #include <linux/kernel.h> | 
 | 9 | #include <linux/pci.h> | 
 | 10 | #include <linux/init.h> | 
 | 11 | #include <linux/slab.h> | 
 | 12 | #include <linux/interrupt.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/dmi.h> | 
 | 14 | #include <asm/io.h> | 
 | 15 | #include <asm/smp.h> | 
 | 16 | #include <asm/io_apic.h> | 
| Nick Piggin | b33fa1f | 2005-10-01 02:34:42 +1000 | [diff] [blame] | 17 | #include <linux/irq.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/acpi.h> | 
 | 19 |  | 
 | 20 | #include "pci.h" | 
 | 21 |  | 
 | 22 | #define PIRQ_SIGNATURE	(('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24)) | 
 | 23 | #define PIRQ_VERSION 0x0100 | 
 | 24 |  | 
 | 25 | static int broken_hp_bios_irq9; | 
 | 26 | static int acer_tm360_irqrouting; | 
 | 27 |  | 
 | 28 | static struct irq_routing_table *pirq_table; | 
 | 29 |  | 
 | 30 | static int pirq_enable_irq(struct pci_dev *dev); | 
 | 31 |  | 
 | 32 | /* | 
 | 33 |  * Never use: 0, 1, 2 (timer, keyboard, and cascade) | 
 | 34 |  * Avoid using: 13, 14 and 15 (FP error and IDE). | 
 | 35 |  * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse) | 
 | 36 |  */ | 
 | 37 | unsigned int pcibios_irq_mask = 0xfff8; | 
 | 38 |  | 
 | 39 | static int pirq_penalty[16] = { | 
 | 40 | 	1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000, | 
 | 41 | 	0, 0, 0, 0, 1000, 100000, 100000, 100000 | 
 | 42 | }; | 
 | 43 |  | 
 | 44 | struct irq_router { | 
 | 45 | 	char *name; | 
 | 46 | 	u16 vendor, device; | 
 | 47 | 	int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq); | 
 | 48 | 	int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new); | 
 | 49 | }; | 
 | 50 |  | 
 | 51 | struct irq_router_handler { | 
 | 52 | 	u16 vendor; | 
 | 53 | 	int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device); | 
 | 54 | }; | 
 | 55 |  | 
 | 56 | int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL; | 
| David Shaohua Li | 87bec66 | 2005-07-27 23:02:00 -0400 | [diff] [blame] | 57 | void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 |  | 
 | 59 | /* | 
| jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 60 |  *  Check passed address for the PCI IRQ Routing Table signature | 
 | 61 |  *  and perform checksum verification. | 
 | 62 |  */ | 
 | 63 |  | 
 | 64 | static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr) | 
 | 65 | { | 
 | 66 | 	struct irq_routing_table *rt; | 
 | 67 | 	int i; | 
 | 68 | 	u8 sum; | 
 | 69 |  | 
 | 70 | 	rt = (struct irq_routing_table *) addr; | 
 | 71 | 	if (rt->signature != PIRQ_SIGNATURE || | 
 | 72 | 	    rt->version != PIRQ_VERSION || | 
 | 73 | 	    rt->size % 16 || | 
 | 74 | 	    rt->size < sizeof(struct irq_routing_table)) | 
 | 75 | 		return NULL; | 
 | 76 | 	sum = 0; | 
 | 77 | 	for (i=0; i < rt->size; i++) | 
 | 78 | 		sum += addr[i]; | 
 | 79 | 	if (!sum) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 80 | 		DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt); | 
| jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 81 | 		return rt; | 
 | 82 | 	} | 
 | 83 | 	return NULL; | 
 | 84 | } | 
 | 85 |  | 
 | 86 |  | 
 | 87 |  | 
 | 88 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 |  *  Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table. | 
 | 90 |  */ | 
 | 91 |  | 
 | 92 | static struct irq_routing_table * __init pirq_find_routing_table(void) | 
 | 93 | { | 
 | 94 | 	u8 *addr; | 
 | 95 | 	struct irq_routing_table *rt; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 |  | 
| jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 97 | 	if (pirq_table_addr) { | 
 | 98 | 		rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr)); | 
 | 99 | 		if (rt) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | 			return rt; | 
| jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 101 | 		printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n"); | 
 | 102 | 	} | 
 | 103 | 	for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) { | 
 | 104 | 		rt = pirq_check_routing_table(addr); | 
 | 105 | 		if (rt) | 
 | 106 | 			return rt; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | 	} | 
 | 108 | 	return NULL; | 
 | 109 | } | 
 | 110 |  | 
 | 111 | /* | 
 | 112 |  *  If we have a IRQ routing table, use it to search for peer host | 
 | 113 |  *  bridges.  It's a gross hack, but since there are no other known | 
 | 114 |  *  ways how to get a list of buses, we have to go this way. | 
 | 115 |  */ | 
 | 116 |  | 
 | 117 | static void __init pirq_peer_trick(void) | 
 | 118 | { | 
 | 119 | 	struct irq_routing_table *rt = pirq_table; | 
 | 120 | 	u8 busmap[256]; | 
 | 121 | 	int i; | 
 | 122 | 	struct irq_info *e; | 
 | 123 |  | 
 | 124 | 	memset(busmap, 0, sizeof(busmap)); | 
 | 125 | 	for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) { | 
 | 126 | 		e = &rt->slots[i]; | 
 | 127 | #ifdef DEBUG | 
 | 128 | 		{ | 
 | 129 | 			int j; | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 130 | 			DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | 			for(j=0; j<4; j++) | 
 | 132 | 				DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap); | 
 | 133 | 			DBG("\n"); | 
 | 134 | 		} | 
 | 135 | #endif | 
 | 136 | 		busmap[e->bus] = 1; | 
 | 137 | 	} | 
 | 138 | 	for(i = 1; i < 256; i++) { | 
 | 139 | 		if (!busmap[i] || pci_find_bus(0, i)) | 
 | 140 | 			continue; | 
| Muli Ben-Yehuda | 73c59af | 2007-08-10 13:01:19 -0700 | [diff] [blame] | 141 | 		if (pci_scan_bus_with_sysdata(i)) | 
 | 142 | 			printk(KERN_INFO "PCI: Discovered primary peer " | 
 | 143 | 			       "bus %02x [IRQ]\n", i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | 	} | 
 | 145 | 	pcibios_last_bus = -1; | 
 | 146 | } | 
 | 147 |  | 
 | 148 | /* | 
 | 149 |  *  Code for querying and setting of IRQ routes on various interrupt routers. | 
 | 150 |  */ | 
 | 151 |  | 
 | 152 | void eisa_set_level_irq(unsigned int irq) | 
 | 153 | { | 
 | 154 | 	unsigned char mask = 1 << (irq & 7); | 
 | 155 | 	unsigned int port = 0x4d0 + (irq >> 3); | 
 | 156 | 	unsigned char val; | 
 | 157 | 	static u16 eisa_irq_mask; | 
 | 158 |  | 
 | 159 | 	if (irq >= 16 || (1 << irq) & eisa_irq_mask) | 
 | 160 | 		return; | 
 | 161 |  | 
 | 162 | 	eisa_irq_mask |= (1 << irq); | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 163 | 	printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | 	val = inb(port); | 
 | 165 | 	if (!(val & mask)) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 166 | 		DBG(KERN_DEBUG " -> edge"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | 		outb(val | mask, port); | 
 | 168 | 	} | 
 | 169 | } | 
 | 170 |  | 
 | 171 | /* | 
| Simon Arlott | 27b46d7 | 2007-10-20 01:13:56 +0200 | [diff] [blame] | 172 |  * Common IRQ routing practice: nibbles in config space, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 |  * offset by some magic constant. | 
 | 174 |  */ | 
 | 175 | static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr) | 
 | 176 | { | 
 | 177 | 	u8 x; | 
 | 178 | 	unsigned reg = offset + (nr >> 1); | 
 | 179 |  | 
 | 180 | 	pci_read_config_byte(router, reg, &x); | 
 | 181 | 	return (nr & 1) ? (x >> 4) : (x & 0xf); | 
 | 182 | } | 
 | 183 |  | 
 | 184 | static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val) | 
 | 185 | { | 
 | 186 | 	u8 x; | 
 | 187 | 	unsigned reg = offset + (nr >> 1); | 
 | 188 |  | 
 | 189 | 	pci_read_config_byte(router, reg, &x); | 
 | 190 | 	x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val); | 
 | 191 | 	pci_write_config_byte(router, reg, x); | 
 | 192 | } | 
 | 193 |  | 
 | 194 | /* | 
 | 195 |  * ALI pirq entries are damn ugly, and completely undocumented. | 
 | 196 |  * This has been figured out from pirq tables, and it's not a pretty | 
 | 197 |  * picture. | 
 | 198 |  */ | 
 | 199 | static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 200 | { | 
| Andreas Mohr | a0de1f0 | 2006-06-23 02:04:28 -0700 | [diff] [blame] | 201 | 	static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 203 | 	WARN_ON_ONCE(pirq > 16); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | 	return irqmap[read_config_nybble(router, 0x48, pirq-1)]; | 
 | 205 | } | 
 | 206 |  | 
 | 207 | static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 208 | { | 
| Andreas Mohr | a0de1f0 | 2006-06-23 02:04:28 -0700 | [diff] [blame] | 209 | 	static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | 	unsigned int val = irqmap[irq]; | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 211 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 212 | 	WARN_ON_ONCE(pirq > 16); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | 	if (val) { | 
 | 214 | 		write_config_nybble(router, 0x48, pirq-1, val); | 
 | 215 | 		return 1; | 
 | 216 | 	} | 
 | 217 | 	return 0; | 
 | 218 | } | 
 | 219 |  | 
 | 220 | /* | 
 | 221 |  * The Intel PIIX4 pirq rules are fairly simple: "pirq" is | 
 | 222 |  * just a pointer to the config space. | 
 | 223 |  */ | 
 | 224 | static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 225 | { | 
 | 226 | 	u8 x; | 
 | 227 |  | 
 | 228 | 	pci_read_config_byte(router, pirq, &x); | 
 | 229 | 	return (x < 16) ? x : 0; | 
 | 230 | } | 
 | 231 |  | 
 | 232 | static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 233 | { | 
 | 234 | 	pci_write_config_byte(router, pirq, irq); | 
 | 235 | 	return 1; | 
 | 236 | } | 
 | 237 |  | 
 | 238 | /* | 
 | 239 |  * The VIA pirq rules are nibble-based, like ALI, | 
 | 240 |  * but without the ugly irq number munging. | 
 | 241 |  * However, PIRQD is in the upper instead of lower 4 bits. | 
 | 242 |  */ | 
 | 243 | static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 244 | { | 
 | 245 | 	return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq); | 
 | 246 | } | 
 | 247 |  | 
 | 248 | static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 249 | { | 
 | 250 | 	write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq); | 
 | 251 | 	return 1; | 
 | 252 | } | 
 | 253 |  | 
 | 254 | /* | 
| Aleksey Gorelov | 80bb82a | 2005-06-23 00:08:29 -0700 | [diff] [blame] | 255 |  * The VIA pirq rules are nibble-based, like ALI, | 
 | 256 |  * but without the ugly irq number munging. | 
 | 257 |  * However, for 82C586, nibble map is different . | 
 | 258 |  */ | 
 | 259 | static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 260 | { | 
| Daniel Ritz | f3ac843 | 2006-11-14 02:03:25 -0800 | [diff] [blame] | 261 | 	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 }; | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 262 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 263 | 	WARN_ON_ONCE(pirq > 5); | 
| Aleksey Gorelov | 80bb82a | 2005-06-23 00:08:29 -0700 | [diff] [blame] | 264 | 	return read_config_nybble(router, 0x55, pirqmap[pirq-1]); | 
 | 265 | } | 
 | 266 |  | 
 | 267 | static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 268 | { | 
| Daniel Ritz | f3ac843 | 2006-11-14 02:03:25 -0800 | [diff] [blame] | 269 | 	static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 }; | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 270 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 271 | 	WARN_ON_ONCE(pirq > 5); | 
| Aleksey Gorelov | 80bb82a | 2005-06-23 00:08:29 -0700 | [diff] [blame] | 272 | 	write_config_nybble(router, 0x55, pirqmap[pirq-1], irq); | 
 | 273 | 	return 1; | 
 | 274 | } | 
 | 275 |  | 
 | 276 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 |  * ITE 8330G pirq rules are nibble-based | 
 | 278 |  * FIXME: pirqmap may be { 1, 0, 3, 2 }, | 
 | 279 |  * 	  2+3 are both mapped to irq 9 on my system | 
 | 280 |  */ | 
 | 281 | static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 282 | { | 
| Andreas Mohr | a0de1f0 | 2006-06-23 02:04:28 -0700 | [diff] [blame] | 283 | 	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 }; | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 284 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 285 | 	WARN_ON_ONCE(pirq > 4); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | 	return read_config_nybble(router,0x43, pirqmap[pirq-1]); | 
 | 287 | } | 
 | 288 |  | 
 | 289 | static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 290 | { | 
| Andreas Mohr | a0de1f0 | 2006-06-23 02:04:28 -0700 | [diff] [blame] | 291 | 	static const unsigned char pirqmap[4] = { 1, 0, 2, 3 }; | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 292 |  | 
| Björn Steinbrink | 223ac2f | 2008-03-31 04:22:53 +0200 | [diff] [blame] | 293 | 	WARN_ON_ONCE(pirq > 4); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | 	write_config_nybble(router, 0x43, pirqmap[pirq-1], irq); | 
 | 295 | 	return 1; | 
 | 296 | } | 
 | 297 |  | 
 | 298 | /* | 
 | 299 |  * OPTI: high four bits are nibble pointer.. | 
 | 300 |  * I wonder what the low bits do? | 
 | 301 |  */ | 
 | 302 | static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 303 | { | 
 | 304 | 	return read_config_nybble(router, 0xb8, pirq >> 4); | 
 | 305 | } | 
 | 306 |  | 
 | 307 | static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 308 | { | 
 | 309 | 	write_config_nybble(router, 0xb8, pirq >> 4, irq); | 
 | 310 | 	return 1; | 
 | 311 | } | 
 | 312 |  | 
 | 313 | /* | 
 | 314 |  * Cyrix: nibble offset 0x5C | 
 | 315 |  * 0x5C bits 7:4 is INTB bits 3:0 is INTA  | 
 | 316 |  * 0x5D bits 7:4 is INTD bits 3:0 is INTC | 
 | 317 |  */ | 
 | 318 | static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 319 | { | 
 | 320 | 	return read_config_nybble(router, 0x5C, (pirq-1)^1); | 
 | 321 | } | 
 | 322 |  | 
 | 323 | static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 324 | { | 
 | 325 | 	write_config_nybble(router, 0x5C, (pirq-1)^1, irq); | 
 | 326 | 	return 1; | 
 | 327 | } | 
 | 328 |  | 
 | 329 | /* | 
 | 330 |  *	PIRQ routing for SiS 85C503 router used in several SiS chipsets. | 
 | 331 |  *	We have to deal with the following issues here: | 
 | 332 |  *	- vendors have different ideas about the meaning of link values | 
 | 333 |  *	- some onboard devices (integrated in the chipset) have special | 
 | 334 |  *	  links and are thus routed differently (i.e. not via PCI INTA-INTD) | 
 | 335 |  *	- different revision of the router have a different layout for | 
 | 336 |  *	  the routing registers, particularly for the onchip devices | 
 | 337 |  * | 
 | 338 |  *	For all routing registers the common thing is we have one byte | 
 | 339 |  *	per routeable link which is defined as: | 
 | 340 |  *		 bit 7      IRQ mapping enabled (0) or disabled (1) | 
 | 341 |  *		 bits [6:4] reserved (sometimes used for onchip devices) | 
 | 342 |  *		 bits [3:0] IRQ to map to | 
 | 343 |  *		     allowed: 3-7, 9-12, 14-15 | 
 | 344 |  *		     reserved: 0, 1, 2, 8, 13 | 
 | 345 |  * | 
 | 346 |  *	The config-space registers located at 0x41/0x42/0x43/0x44 are | 
 | 347 |  *	always used to route the normal PCI INT A/B/C/D respectively. | 
 | 348 |  *	Apparently there are systems implementing PCI routing table using | 
 | 349 |  *	link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D. | 
 | 350 |  *	We try our best to handle both link mappings. | 
 | 351 |  *	 | 
 | 352 |  *	Currently (2003-05-21) it appears most SiS chipsets follow the | 
 | 353 |  *	definition of routing registers from the SiS-5595 southbridge. | 
 | 354 |  *	According to the SiS 5595 datasheets the revision id's of the | 
 | 355 |  *	router (ISA-bridge) should be 0x01 or 0xb0. | 
 | 356 |  * | 
 | 357 |  *	Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1. | 
 | 358 |  *	Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets. | 
 | 359 |  *	They seem to work with the current routing code. However there is | 
 | 360 |  *	some concern because of the two USB-OHCI HCs (original SiS 5595 | 
 | 361 |  *	had only one). YMMV. | 
 | 362 |  * | 
 | 363 |  *	Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1: | 
 | 364 |  * | 
 | 365 |  *	0x61:	IDEIRQ: | 
 | 366 |  *		bits [6:5] must be written 01 | 
 | 367 |  *		bit 4 channel-select primary (0), secondary (1) | 
 | 368 |  * | 
 | 369 |  *	0x62:	USBIRQ: | 
 | 370 |  *		bit 6 OHCI function disabled (0), enabled (1) | 
 | 371 |  *	 | 
 | 372 |  *	0x6a:	ACPI/SCI IRQ: bits 4-6 reserved | 
 | 373 |  * | 
 | 374 |  *	0x7e:	Data Acq. Module IRQ - bits 4-6 reserved | 
 | 375 |  * | 
 | 376 |  *	We support USBIRQ (in addition to INTA-INTD) and keep the | 
 | 377 |  *	IDE, ACPI and DAQ routing untouched as set by the BIOS. | 
 | 378 |  * | 
 | 379 |  *	Currently the only reported exception is the new SiS 65x chipset | 
 | 380 |  *	which includes the SiS 69x southbridge. Here we have the 85C503 | 
 | 381 |  *	router revision 0x04 and there are changes in the register layout | 
 | 382 |  *	mostly related to the different USB HCs with USB 2.0 support. | 
 | 383 |  * | 
 | 384 |  *	Onchip routing for router rev-id 0x04 (try-and-error observation) | 
 | 385 |  * | 
 | 386 |  *	0x60/0x61/0x62/0x63:	1xEHCI and 3xOHCI (companion) USB-HCs | 
 | 387 |  *				bit 6-4 are probably unused, not like 5595 | 
 | 388 |  */ | 
 | 389 |  | 
 | 390 | #define PIRQ_SIS_IRQ_MASK	0x0f | 
 | 391 | #define PIRQ_SIS_IRQ_DISABLE	0x80 | 
 | 392 | #define PIRQ_SIS_USB_ENABLE	0x40 | 
 | 393 |  | 
 | 394 | static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 395 | { | 
 | 396 | 	u8 x; | 
 | 397 | 	int reg; | 
 | 398 |  | 
 | 399 | 	reg = pirq; | 
 | 400 | 	if (reg >= 0x01 && reg <= 0x04) | 
 | 401 | 		reg += 0x40; | 
 | 402 | 	pci_read_config_byte(router, reg, &x); | 
 | 403 | 	return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK); | 
 | 404 | } | 
 | 405 |  | 
 | 406 | static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 407 | { | 
 | 408 | 	u8 x; | 
 | 409 | 	int reg; | 
 | 410 |  | 
 | 411 | 	reg = pirq; | 
 | 412 | 	if (reg >= 0x01 && reg <= 0x04) | 
 | 413 | 		reg += 0x40; | 
 | 414 | 	pci_read_config_byte(router, reg, &x); | 
 | 415 | 	x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE); | 
 | 416 | 	x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE; | 
 | 417 | 	pci_write_config_byte(router, reg, x); | 
 | 418 | 	return 1; | 
 | 419 | } | 
 | 420 |  | 
 | 421 |  | 
 | 422 | /* | 
 | 423 |  * VLSI: nibble offset 0x74 - educated guess due to routing table and | 
 | 424 |  *       config space of VLSI 82C534 PCI-bridge/router (1004:0102) | 
 | 425 |  *       Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard | 
 | 426 |  *       devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6 | 
 | 427 |  *       for the busbridge to the docking station. | 
 | 428 |  */ | 
 | 429 |  | 
 | 430 | static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 431 | { | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 432 | 	WARN_ON_ONCE(pirq >= 9); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | 	if (pirq > 8) { | 
 | 434 | 		printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq); | 
 | 435 | 		return 0; | 
 | 436 | 	} | 
 | 437 | 	return read_config_nybble(router, 0x74, pirq-1); | 
 | 438 | } | 
 | 439 |  | 
 | 440 | static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 441 | { | 
| Ingo Molnar | 7d409d6 | 2008-01-30 13:32:00 +0100 | [diff] [blame] | 442 | 	WARN_ON_ONCE(pirq >= 9); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | 	if (pirq > 8) { | 
 | 444 | 		printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq); | 
 | 445 | 		return 0; | 
 | 446 | 	} | 
 | 447 | 	write_config_nybble(router, 0x74, pirq-1, irq); | 
 | 448 | 	return 1; | 
 | 449 | } | 
 | 450 |  | 
 | 451 | /* | 
 | 452 |  * ServerWorks: PCI interrupts mapped to system IRQ lines through Index | 
 | 453 |  * and Redirect I/O registers (0x0c00 and 0x0c01).  The Index register | 
 | 454 |  * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a.  The Redirect | 
 | 455 |  * register is a straight binary coding of desired PIC IRQ (low nibble). | 
 | 456 |  * | 
 | 457 |  * The 'link' value in the PIRQ table is already in the correct format | 
 | 458 |  * for the Index register.  There are some special index values: | 
 | 459 |  * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1, | 
 | 460 |  * and 0x03 for SMBus. | 
 | 461 |  */ | 
 | 462 | static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 463 | { | 
| Alan Cox | c11b68b | 2008-01-30 13:33:14 +0100 | [diff] [blame] | 464 | 	outb(pirq, 0xc00); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | 	return inb(0xc01) & 0xf; | 
 | 466 | } | 
 | 467 |  | 
 | 468 | static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 469 | { | 
| Alan Cox | c11b68b | 2008-01-30 13:33:14 +0100 | [diff] [blame] | 470 | 	outb(pirq, 0xc00); | 
 | 471 | 	outb(irq, 0xc01); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 | 	return 1; | 
 | 473 | } | 
 | 474 |  | 
 | 475 | /* Support for AMD756 PCI IRQ Routing | 
 | 476 |  * Jhon H. Caicedo <jhcaiced@osso.org.co> | 
 | 477 |  * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced) | 
 | 478 |  * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced) | 
 | 479 |  * The AMD756 pirq rules are nibble-based | 
 | 480 |  * offset 0x56 0-3 PIRQA  4-7  PIRQB | 
 | 481 |  * offset 0x57 0-3 PIRQC  4-7  PIRQD | 
 | 482 |  */ | 
 | 483 | static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 484 | { | 
 | 485 | 	u8 irq; | 
 | 486 | 	irq = 0; | 
 | 487 | 	if (pirq <= 4) | 
 | 488 | 	{ | 
 | 489 | 		irq = read_config_nybble(router, 0x56, pirq - 1); | 
 | 490 | 	} | 
 | 491 | 	printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n", | 
 | 492 | 		dev->vendor, dev->device, pirq, irq); | 
 | 493 | 	return irq; | 
 | 494 | } | 
 | 495 |  | 
 | 496 | static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 497 | { | 
 | 498 | 	printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",  | 
 | 499 | 		dev->vendor, dev->device, pirq, irq); | 
 | 500 | 	if (pirq <= 4) | 
 | 501 | 	{ | 
 | 502 | 		write_config_nybble(router, 0x56, pirq - 1, irq); | 
 | 503 | 	} | 
 | 504 | 	return 1; | 
 | 505 | } | 
 | 506 |  | 
| Thomas Backlund | b205f6b | 2007-08-10 14:42:15 -0700 | [diff] [blame] | 507 | /* | 
 | 508 |  * PicoPower PT86C523 | 
 | 509 |  */ | 
 | 510 | static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq) | 
 | 511 | { | 
 | 512 | 	outb(0x10 + ((pirq - 1) >> 1), 0x24); | 
 | 513 | 	return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf); | 
 | 514 | } | 
 | 515 |  | 
 | 516 | static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq, | 
 | 517 | 			int irq) | 
 | 518 | { | 
 | 519 | 	unsigned int x; | 
 | 520 | 	outb(0x10 + ((pirq - 1) >> 1), 0x24); | 
 | 521 | 	x = inb(0x26); | 
 | 522 | 	x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq)); | 
 | 523 | 	outb(x, 0x26); | 
 | 524 | 	return 1; | 
 | 525 | } | 
 | 526 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | #ifdef CONFIG_PCI_BIOS | 
 | 528 |  | 
 | 529 | static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq) | 
 | 530 | { | 
 | 531 | 	struct pci_dev *bridge; | 
 | 532 | 	int pin = pci_get_interrupt_pin(dev, &bridge); | 
 | 533 | 	return pcibios_set_irq_routing(bridge, pin, irq); | 
 | 534 | } | 
 | 535 |  | 
 | 536 | #endif | 
 | 537 |  | 
 | 538 | static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 539 | { | 
| Andreas Mohr | a0de1f0 | 2006-06-23 02:04:28 -0700 | [diff] [blame] | 540 | 	static struct pci_device_id __initdata pirq_440gx[] = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | 		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) }, | 
 | 542 | 		{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) }, | 
 | 543 | 		{ }, | 
 | 544 | 	}; | 
 | 545 |  | 
 | 546 | 	/* 440GX has a proprietary PIRQ router -- don't use it */ | 
 | 547 | 	if (pci_dev_present(pirq_440gx)) | 
 | 548 | 		return 0; | 
 | 549 |  | 
 | 550 | 	switch(device) | 
 | 551 | 	{ | 
 | 552 | 		case PCI_DEVICE_ID_INTEL_82371FB_0: | 
 | 553 | 		case PCI_DEVICE_ID_INTEL_82371SB_0: | 
 | 554 | 		case PCI_DEVICE_ID_INTEL_82371AB_0: | 
 | 555 | 		case PCI_DEVICE_ID_INTEL_82371MX: | 
 | 556 | 		case PCI_DEVICE_ID_INTEL_82443MX_0: | 
 | 557 | 		case PCI_DEVICE_ID_INTEL_82801AA_0: | 
 | 558 | 		case PCI_DEVICE_ID_INTEL_82801AB_0: | 
 | 559 | 		case PCI_DEVICE_ID_INTEL_82801BA_0: | 
 | 560 | 		case PCI_DEVICE_ID_INTEL_82801BA_10: | 
 | 561 | 		case PCI_DEVICE_ID_INTEL_82801CA_0: | 
 | 562 | 		case PCI_DEVICE_ID_INTEL_82801CA_12: | 
 | 563 | 		case PCI_DEVICE_ID_INTEL_82801DB_0: | 
 | 564 | 		case PCI_DEVICE_ID_INTEL_82801E_0: | 
 | 565 | 		case PCI_DEVICE_ID_INTEL_82801EB_0: | 
 | 566 | 		case PCI_DEVICE_ID_INTEL_ESB_1: | 
 | 567 | 		case PCI_DEVICE_ID_INTEL_ICH6_0: | 
 | 568 | 		case PCI_DEVICE_ID_INTEL_ICH6_1: | 
 | 569 | 		case PCI_DEVICE_ID_INTEL_ICH7_0: | 
 | 570 | 		case PCI_DEVICE_ID_INTEL_ICH7_1: | 
| Jason Gaston | 4d24a43 | 2005-05-01 08:58:50 -0700 | [diff] [blame] | 571 | 		case PCI_DEVICE_ID_INTEL_ICH7_30: | 
 | 572 | 		case PCI_DEVICE_ID_INTEL_ICH7_31: | 
| Jason Gaston | e285f80 | 2005-04-16 15:24:41 -0700 | [diff] [blame] | 573 | 		case PCI_DEVICE_ID_INTEL_ESB2_0: | 
| Jason Gaston | b6ebb26 | 2006-01-09 10:53:45 -0800 | [diff] [blame] | 574 | 		case PCI_DEVICE_ID_INTEL_ICH8_0: | 
 | 575 | 		case PCI_DEVICE_ID_INTEL_ICH8_1: | 
 | 576 | 		case PCI_DEVICE_ID_INTEL_ICH8_2: | 
 | 577 | 		case PCI_DEVICE_ID_INTEL_ICH8_3: | 
 | 578 | 		case PCI_DEVICE_ID_INTEL_ICH8_4: | 
| Jason Gaston | 3b59d52 | 2006-11-22 15:15:08 -0800 | [diff] [blame] | 579 | 		case PCI_DEVICE_ID_INTEL_ICH9_0: | 
 | 580 | 		case PCI_DEVICE_ID_INTEL_ICH9_1: | 
 | 581 | 		case PCI_DEVICE_ID_INTEL_ICH9_2: | 
 | 582 | 		case PCI_DEVICE_ID_INTEL_ICH9_3: | 
 | 583 | 		case PCI_DEVICE_ID_INTEL_ICH9_4: | 
 | 584 | 		case PCI_DEVICE_ID_INTEL_ICH9_5: | 
| Jason Gaston | 99fa984 | 2007-08-30 17:50:56 -0700 | [diff] [blame] | 585 | 		case PCI_DEVICE_ID_INTEL_TOLAPAI_0: | 
| Jason Gaston | cc09c5b | 2008-01-28 17:24:37 -0800 | [diff] [blame] | 586 | 		case PCI_DEVICE_ID_INTEL_ICH10_0: | 
 | 587 | 		case PCI_DEVICE_ID_INTEL_ICH10_1: | 
 | 588 | 		case PCI_DEVICE_ID_INTEL_ICH10_2: | 
 | 589 | 		case PCI_DEVICE_ID_INTEL_ICH10_3: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | 			r->name = "PIIX/ICH"; | 
 | 591 | 			r->get = pirq_piix_get; | 
 | 592 | 			r->set = pirq_piix_set; | 
 | 593 | 			return 1; | 
 | 594 | 	} | 
 | 595 | 	return 0; | 
 | 596 | } | 
 | 597 |  | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 598 | static __init int via_router_probe(struct irq_router *r, | 
 | 599 | 				struct pci_dev *router, u16 device) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 600 | { | 
 | 601 | 	/* FIXME: We should move some of the quirk fixup stuff here */ | 
| Giancarlo Formicuccia | ac12259 | 2005-07-28 01:07:33 -0700 | [diff] [blame] | 602 |  | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 603 | 	/* | 
| Simon Arlott | 27b46d7 | 2007-10-20 01:13:56 +0200 | [diff] [blame] | 604 | 	 * workarounds for some buggy BIOSes | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 605 | 	 */ | 
 | 606 | 	if (device == PCI_DEVICE_ID_VIA_82C586_0) { | 
 | 607 | 		switch(router->device) { | 
 | 608 | 		case PCI_DEVICE_ID_VIA_82C686: | 
 | 609 | 			/* | 
 | 610 | 			 * Asus k7m bios wrongly reports 82C686A | 
 | 611 | 			 * as 586-compatible | 
 | 612 | 			 */ | 
 | 613 | 			device = PCI_DEVICE_ID_VIA_82C686; | 
 | 614 | 			break; | 
 | 615 | 		case PCI_DEVICE_ID_VIA_8235: | 
 | 616 | 			/** | 
 | 617 | 			 * Asus a7v-x bios wrongly reports 8235 | 
 | 618 | 			 * as 586-compatible | 
 | 619 | 			 */ | 
 | 620 | 			device = PCI_DEVICE_ID_VIA_8235; | 
 | 621 | 			break; | 
 | 622 | 		} | 
| Giancarlo Formicuccia | ac12259 | 2005-07-28 01:07:33 -0700 | [diff] [blame] | 623 | 	} | 
 | 624 |  | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 625 | 	switch(device) { | 
 | 626 | 	case PCI_DEVICE_ID_VIA_82C586_0: | 
 | 627 | 		r->name = "VIA"; | 
 | 628 | 		r->get = pirq_via586_get; | 
 | 629 | 		r->set = pirq_via586_set; | 
 | 630 | 		return 1; | 
 | 631 | 	case PCI_DEVICE_ID_VIA_82C596: | 
 | 632 | 	case PCI_DEVICE_ID_VIA_82C686: | 
 | 633 | 	case PCI_DEVICE_ID_VIA_8231: | 
| Grzegorz Janoszka | 40d8b89 | 2006-03-21 11:57:19 +0100 | [diff] [blame] | 634 | 	case PCI_DEVICE_ID_VIA_8233A: | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 635 | 	case PCI_DEVICE_ID_VIA_8235: | 
| Grzegorz Janoszka | 40d8b89 | 2006-03-21 11:57:19 +0100 | [diff] [blame] | 636 | 	case PCI_DEVICE_ID_VIA_8237: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | 		/* FIXME: add new ones for 8233/5 */ | 
| aleksey_gorelov@phoenix.com | 750deaa | 2005-10-30 14:59:36 -0800 | [diff] [blame] | 638 | 		r->name = "VIA"; | 
 | 639 | 		r->get = pirq_via_get; | 
 | 640 | 		r->set = pirq_via_set; | 
 | 641 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | 	} | 
 | 643 | 	return 0; | 
 | 644 | } | 
 | 645 |  | 
 | 646 | static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 647 | { | 
 | 648 | 	switch(device) | 
 | 649 | 	{ | 
 | 650 | 		case PCI_DEVICE_ID_VLSI_82C534: | 
 | 651 | 			r->name = "VLSI 82C534"; | 
 | 652 | 			r->get = pirq_vlsi_get; | 
 | 653 | 			r->set = pirq_vlsi_set; | 
 | 654 | 			return 1; | 
 | 655 | 	} | 
 | 656 | 	return 0; | 
 | 657 | } | 
 | 658 |  | 
 | 659 |  | 
 | 660 | static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 661 | { | 
 | 662 | 	switch(device) | 
 | 663 | 	{ | 
 | 664 | 		case PCI_DEVICE_ID_SERVERWORKS_OSB4: | 
 | 665 | 		case PCI_DEVICE_ID_SERVERWORKS_CSB5: | 
 | 666 | 			r->name = "ServerWorks"; | 
 | 667 | 			r->get = pirq_serverworks_get; | 
 | 668 | 			r->set = pirq_serverworks_set; | 
 | 669 | 			return 1; | 
 | 670 | 	} | 
 | 671 | 	return 0; | 
 | 672 | } | 
 | 673 |  | 
 | 674 | static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 675 | { | 
 | 676 | 	if (device != PCI_DEVICE_ID_SI_503) | 
 | 677 | 		return 0; | 
 | 678 | 		 | 
 | 679 | 	r->name = "SIS"; | 
 | 680 | 	r->get = pirq_sis_get; | 
 | 681 | 	r->set = pirq_sis_set; | 
 | 682 | 	return 1; | 
 | 683 | } | 
 | 684 |  | 
 | 685 | static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 686 | { | 
 | 687 | 	switch(device) | 
 | 688 | 	{ | 
 | 689 | 		case PCI_DEVICE_ID_CYRIX_5520: | 
 | 690 | 			r->name = "NatSemi"; | 
 | 691 | 			r->get = pirq_cyrix_get; | 
 | 692 | 			r->set = pirq_cyrix_set; | 
 | 693 | 			return 1; | 
 | 694 | 	} | 
 | 695 | 	return 0; | 
 | 696 | } | 
 | 697 |  | 
 | 698 | static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 699 | { | 
 | 700 | 	switch(device) | 
 | 701 | 	{ | 
 | 702 | 		case PCI_DEVICE_ID_OPTI_82C700: | 
 | 703 | 			r->name = "OPTI"; | 
 | 704 | 			r->get = pirq_opti_get; | 
 | 705 | 			r->set = pirq_opti_set; | 
 | 706 | 			return 1; | 
 | 707 | 	} | 
 | 708 | 	return 0; | 
 | 709 | } | 
 | 710 |  | 
 | 711 | static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 712 | { | 
 | 713 | 	switch(device) | 
 | 714 | 	{ | 
 | 715 | 		case PCI_DEVICE_ID_ITE_IT8330G_0: | 
 | 716 | 			r->name = "ITE"; | 
 | 717 | 			r->get = pirq_ite_get; | 
 | 718 | 			r->set = pirq_ite_set; | 
 | 719 | 			return 1; | 
 | 720 | 	} | 
 | 721 | 	return 0; | 
 | 722 | } | 
 | 723 |  | 
 | 724 | static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 725 | { | 
 | 726 | 	switch(device) | 
 | 727 | 	{ | 
 | 728 | 	case PCI_DEVICE_ID_AL_M1533: | 
 | 729 | 	case PCI_DEVICE_ID_AL_M1563: | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 730 | 		printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n"); | 
 | 731 | 		r->name = "ALI"; | 
 | 732 | 		r->get = pirq_ali_get; | 
 | 733 | 		r->set = pirq_ali_set; | 
 | 734 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | 	} | 
 | 736 | 	return 0; | 
 | 737 | } | 
 | 738 |  | 
 | 739 | static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 740 | { | 
 | 741 | 	switch(device) | 
 | 742 | 	{ | 
 | 743 | 		case PCI_DEVICE_ID_AMD_VIPER_740B: | 
 | 744 | 			r->name = "AMD756"; | 
 | 745 | 			break; | 
 | 746 | 		case PCI_DEVICE_ID_AMD_VIPER_7413: | 
 | 747 | 			r->name = "AMD766"; | 
 | 748 | 			break; | 
 | 749 | 		case PCI_DEVICE_ID_AMD_VIPER_7443: | 
 | 750 | 			r->name = "AMD768"; | 
 | 751 | 			break; | 
 | 752 | 		default: | 
 | 753 | 			return 0; | 
 | 754 | 	} | 
 | 755 | 	r->get = pirq_amd756_get; | 
 | 756 | 	r->set = pirq_amd756_set; | 
 | 757 | 	return 1; | 
 | 758 | } | 
 | 759 | 		 | 
| Thomas Backlund | b205f6b | 2007-08-10 14:42:15 -0700 | [diff] [blame] | 760 | static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device) | 
 | 761 | { | 
 | 762 | 	switch (device) { | 
 | 763 | 	case PCI_DEVICE_ID_PICOPOWER_PT86C523: | 
 | 764 | 		r->name = "PicoPower PT86C523"; | 
 | 765 | 		r->get = pirq_pico_get; | 
 | 766 | 		r->set = pirq_pico_set; | 
 | 767 | 		return 1; | 
 | 768 |  | 
 | 769 | 	case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP: | 
 | 770 | 		r->name = "PicoPower PT86C523 rev. BB+"; | 
 | 771 | 		r->get = pirq_pico_get; | 
 | 772 | 		r->set = pirq_pico_set; | 
 | 773 | 		return 1; | 
 | 774 | 	} | 
 | 775 | 	return 0; | 
 | 776 | } | 
 | 777 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 778 | static __initdata struct irq_router_handler pirq_routers[] = { | 
 | 779 | 	{ PCI_VENDOR_ID_INTEL, intel_router_probe }, | 
 | 780 | 	{ PCI_VENDOR_ID_AL, ali_router_probe }, | 
 | 781 | 	{ PCI_VENDOR_ID_ITE, ite_router_probe }, | 
 | 782 | 	{ PCI_VENDOR_ID_VIA, via_router_probe }, | 
 | 783 | 	{ PCI_VENDOR_ID_OPTI, opti_router_probe }, | 
 | 784 | 	{ PCI_VENDOR_ID_SI, sis_router_probe }, | 
 | 785 | 	{ PCI_VENDOR_ID_CYRIX, cyrix_router_probe }, | 
 | 786 | 	{ PCI_VENDOR_ID_VLSI, vlsi_router_probe }, | 
 | 787 | 	{ PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe }, | 
 | 788 | 	{ PCI_VENDOR_ID_AMD, amd_router_probe }, | 
| Thomas Backlund | b205f6b | 2007-08-10 14:42:15 -0700 | [diff] [blame] | 789 | 	{ PCI_VENDOR_ID_PICOPOWER, pico_router_probe }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 | 	/* Someone with docs needs to add the ATI Radeon IGP */ | 
 | 791 | 	{ 0, NULL } | 
 | 792 | }; | 
 | 793 | static struct irq_router pirq_router; | 
 | 794 | static struct pci_dev *pirq_router_dev; | 
 | 795 |  | 
 | 796 |  | 
 | 797 | /* | 
 | 798 |  *	FIXME: should we have an option to say "generic for | 
 | 799 |  *	chipset" ? | 
 | 800 |  */ | 
 | 801 |   | 
 | 802 | static void __init pirq_find_router(struct irq_router *r) | 
 | 803 | { | 
 | 804 | 	struct irq_routing_table *rt = pirq_table; | 
 | 805 | 	struct irq_router_handler *h; | 
 | 806 |  | 
 | 807 | #ifdef CONFIG_PCI_BIOS | 
 | 808 | 	if (!rt->signature) { | 
 | 809 | 		printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n"); | 
 | 810 | 		r->set = pirq_bios_set; | 
 | 811 | 		r->name = "BIOS"; | 
 | 812 | 		return; | 
 | 813 | 	} | 
 | 814 | #endif | 
 | 815 |  | 
 | 816 | 	/* Default unless a driver reloads it */ | 
 | 817 | 	r->name = "default"; | 
 | 818 | 	r->get = NULL; | 
 | 819 | 	r->set = NULL; | 
 | 820 | 	 | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 821 | 	DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n", | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | 	    rt->rtr_vendor, rt->rtr_device); | 
 | 823 |  | 
| Alan Cox | 7cd8b68 | 2006-12-07 02:14:03 +0100 | [diff] [blame] | 824 | 	pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | 	if (!pirq_router_dev) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 826 | 		DBG(KERN_DEBUG "PCI: Interrupt router not found at " | 
 | 827 | 			"%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | 		return; | 
 | 829 | 	} | 
 | 830 |  | 
 | 831 | 	for( h = pirq_routers; h->vendor; h++) { | 
 | 832 | 		/* First look for a router match */ | 
 | 833 | 		if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device)) | 
 | 834 | 			break; | 
 | 835 | 		/* Fall back to a device match */ | 
 | 836 | 		if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device)) | 
 | 837 | 			break; | 
 | 838 | 	} | 
 | 839 | 	printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n", | 
 | 840 | 		pirq_router.name, | 
 | 841 | 		pirq_router_dev->vendor, | 
 | 842 | 		pirq_router_dev->device, | 
 | 843 | 		pci_name(pirq_router_dev)); | 
| Alan Cox | 7cd8b68 | 2006-12-07 02:14:03 +0100 | [diff] [blame] | 844 |  | 
 | 845 | 	/* The device remains referenced for the kernel lifetime */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | } | 
 | 847 |  | 
 | 848 | static struct irq_info *pirq_get_info(struct pci_dev *dev) | 
 | 849 | { | 
 | 850 | 	struct irq_routing_table *rt = pirq_table; | 
 | 851 | 	int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); | 
 | 852 | 	struct irq_info *info; | 
 | 853 |  | 
 | 854 | 	for (info = rt->slots; entries--; info++) | 
 | 855 | 		if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn)) | 
 | 856 | 			return info; | 
 | 857 | 	return NULL; | 
 | 858 | } | 
 | 859 |  | 
 | 860 | static int pcibios_lookup_irq(struct pci_dev *dev, int assign) | 
 | 861 | { | 
 | 862 | 	u8 pin; | 
 | 863 | 	struct irq_info *info; | 
 | 864 | 	int i, pirq, newirq; | 
 | 865 | 	int irq = 0; | 
 | 866 | 	u32 mask; | 
 | 867 | 	struct irq_router *r = &pirq_router; | 
 | 868 | 	struct pci_dev *dev2 = NULL; | 
 | 869 | 	char *msg = NULL; | 
 | 870 |  | 
 | 871 | 	/* Find IRQ pin */ | 
 | 872 | 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); | 
 | 873 | 	if (!pin) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 874 | 		DBG(KERN_DEBUG " -> no interrupt pin\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | 		return 0; | 
 | 876 | 	} | 
 | 877 | 	pin = pin - 1; | 
 | 878 |  | 
 | 879 | 	/* Find IRQ routing entry */ | 
 | 880 |  | 
 | 881 | 	if (!pirq_table) | 
 | 882 | 		return 0; | 
 | 883 | 	 | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 884 | 	DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | 	info = pirq_get_info(dev); | 
 | 886 | 	if (!info) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 887 | 		DBG(" -> not found in routing table\n" KERN_DEBUG); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 888 | 		return 0; | 
 | 889 | 	} | 
 | 890 | 	pirq = info->irq[pin].link; | 
 | 891 | 	mask = info->irq[pin].bitmap; | 
 | 892 | 	if (!pirq) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 893 | 		DBG(" -> not routed\n" KERN_DEBUG); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 894 | 		return 0; | 
 | 895 | 	} | 
 | 896 | 	DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs); | 
 | 897 | 	mask &= pcibios_irq_mask; | 
 | 898 |  | 
 | 899 | 	/* Work around broken HP Pavilion Notebooks which assign USB to | 
 | 900 | 	   IRQ 9 even though it is actually wired to IRQ 11 */ | 
 | 901 |  | 
 | 902 | 	if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) { | 
 | 903 | 		dev->irq = 11; | 
 | 904 | 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11); | 
 | 905 | 		r->set(pirq_router_dev, dev, pirq, 11); | 
 | 906 | 	} | 
 | 907 |  | 
 | 908 | 	/* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */ | 
 | 909 | 	if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) { | 
 | 910 | 		pirq = 0x68; | 
 | 911 | 		mask = 0x400; | 
 | 912 | 		dev->irq = r->get(pirq_router_dev, dev, pirq); | 
 | 913 | 		pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq); | 
 | 914 | 	} | 
 | 915 |  | 
 | 916 | 	/* | 
 | 917 | 	 * Find the best IRQ to assign: use the one | 
 | 918 | 	 * reported by the device if possible. | 
 | 919 | 	 */ | 
 | 920 | 	newirq = dev->irq; | 
| Linus Torvalds | 7ed40918 | 2006-01-06 08:43:16 -0800 | [diff] [blame] | 921 | 	if (newirq && !((1 << newirq) & mask)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | 		if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0; | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 923 | 		else printk("\n" KERN_WARNING | 
 | 924 | 			"PCI: IRQ %i for device %s doesn't match PIRQ mask " | 
 | 925 | 			"- try pci=usepirqmask\n" KERN_DEBUG, newirq, | 
 | 926 | 			pci_name(dev)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 927 | 	} | 
 | 928 | 	if (!newirq && assign) { | 
 | 929 | 		for (i = 0; i < 16; i++) { | 
 | 930 | 			if (!(mask & (1 << i))) | 
 | 931 | 				continue; | 
| Thomas Gleixner | 4879d77 | 2006-07-01 19:29:16 -0700 | [diff] [blame] | 932 | 			if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | 				newirq = i; | 
 | 934 | 		} | 
 | 935 | 	} | 
 | 936 | 	DBG(" -> newirq=%d", newirq); | 
 | 937 |  | 
 | 938 | 	/* Check if it is hardcoded */ | 
 | 939 | 	if ((pirq & 0xf0) == 0xf0) { | 
 | 940 | 		irq = pirq & 0xf; | 
 | 941 | 		DBG(" -> hardcoded IRQ %d\n", irq); | 
 | 942 | 		msg = "Hardcoded"; | 
 | 943 | 	} else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \ | 
 | 944 | 	((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) { | 
 | 945 | 		DBG(" -> got IRQ %d\n", irq); | 
 | 946 | 		msg = "Found"; | 
| Linus Torvalds | afa024c | 2006-06-23 02:04:21 -0700 | [diff] [blame] | 947 | 		eisa_set_level_irq(irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | 	} else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) { | 
 | 949 | 		DBG(" -> assigning IRQ %d", newirq); | 
 | 950 | 		if (r->set(pirq_router_dev, dev, pirq, newirq)) { | 
 | 951 | 			eisa_set_level_irq(newirq); | 
 | 952 | 			DBG(" ... OK\n"); | 
 | 953 | 			msg = "Assigned"; | 
 | 954 | 			irq = newirq; | 
 | 955 | 		} | 
 | 956 | 	} | 
 | 957 |  | 
 | 958 | 	if (!irq) { | 
 | 959 | 		DBG(" ... failed\n"); | 
 | 960 | 		if (newirq && mask == (1 << newirq)) { | 
 | 961 | 			msg = "Guessed"; | 
 | 962 | 			irq = newirq; | 
 | 963 | 		} else | 
 | 964 | 			return 0; | 
 | 965 | 	} | 
 | 966 | 	printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev)); | 
 | 967 |  | 
 | 968 | 	/* Update IRQ for all devices with the same pirq value */ | 
 | 969 | 	while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) { | 
 | 970 | 		pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin); | 
 | 971 | 		if (!pin) | 
 | 972 | 			continue; | 
 | 973 | 		pin--; | 
 | 974 | 		info = pirq_get_info(dev2); | 
 | 975 | 		if (!info) | 
 | 976 | 			continue; | 
 | 977 | 		if (info->irq[pin].link == pirq) { | 
 | 978 | 			/* We refuse to override the dev->irq information. Give a warning! */ | 
 | 979 | 		    	if ( dev2->irq && dev2->irq != irq && \ | 
 | 980 | 			(!(pci_probe & PCI_USE_PIRQ_MASK) || \ | 
 | 981 | 			((1 << dev2->irq) & mask)) ) { | 
 | 982 | #ifndef CONFIG_PCI_MSI | 
 | 983 | 		    		printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n", | 
 | 984 | 				       pci_name(dev2), dev2->irq, irq); | 
 | 985 | #endif | 
 | 986 | 		    		continue; | 
 | 987 | 		    	} | 
 | 988 | 			dev2->irq = irq; | 
 | 989 | 			pirq_penalty[irq]++; | 
 | 990 | 			if (dev != dev2) | 
 | 991 | 				printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2)); | 
 | 992 | 		} | 
 | 993 | 	} | 
 | 994 | 	return 1; | 
 | 995 | } | 
 | 996 |  | 
 | 997 | static void __init pcibios_fixup_irqs(void) | 
 | 998 | { | 
 | 999 | 	struct pci_dev *dev = NULL; | 
 | 1000 | 	u8 pin; | 
 | 1001 |  | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 1002 | 	DBG(KERN_DEBUG "PCI: IRQ fixup\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1003 | 	while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) { | 
 | 1004 | 		/* | 
 | 1005 | 		 * If the BIOS has set an out of range IRQ number, just ignore it. | 
 | 1006 | 		 * Also keep track of which IRQ's are already in use. | 
 | 1007 | 		 */ | 
 | 1008 | 		if (dev->irq >= 16) { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 1009 | 			DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | 			dev->irq = 0; | 
 | 1011 | 		} | 
 | 1012 | 		/* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */ | 
 | 1013 | 		if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000) | 
 | 1014 | 			pirq_penalty[dev->irq] = 0; | 
 | 1015 | 		pirq_penalty[dev->irq]++; | 
 | 1016 | 	} | 
 | 1017 |  | 
 | 1018 | 	dev = NULL; | 
 | 1019 | 	while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) { | 
 | 1020 | 		pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); | 
 | 1021 | #ifdef CONFIG_X86_IO_APIC | 
 | 1022 | 		/* | 
 | 1023 | 		 * Recalculate IRQ numbers if we use the I/O APIC. | 
 | 1024 | 		 */ | 
 | 1025 | 		if (io_apic_assign_pci_irqs) | 
 | 1026 | 		{ | 
 | 1027 | 			int irq; | 
 | 1028 |  | 
 | 1029 | 			if (pin) { | 
 | 1030 | 				pin--;		/* interrupt pins are numbered starting from 1 */ | 
 | 1031 | 				irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin); | 
 | 1032 | 	/* | 
 | 1033 | 	 * Busses behind bridges are typically not listed in the MP-table. | 
 | 1034 | 	 * In this case we have to look up the IRQ based on the parent bus, | 
 | 1035 | 	 * parent slot, and pin number. The SMP code detects such bridged | 
 | 1036 | 	 * busses itself so we should get into this branch reliably. | 
 | 1037 | 	 */ | 
 | 1038 | 				if (irq < 0 && dev->bus->parent) { /* go back to the bridge */ | 
 | 1039 | 					struct pci_dev * bridge = dev->bus->self; | 
 | 1040 |  | 
 | 1041 | 					pin = (pin + PCI_SLOT(dev->devfn)) % 4; | 
 | 1042 | 					irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,  | 
 | 1043 | 							PCI_SLOT(bridge->devfn), pin); | 
 | 1044 | 					if (irq >= 0) | 
 | 1045 | 						printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n", | 
 | 1046 | 							pci_name(bridge), 'A' + pin, irq); | 
 | 1047 | 				} | 
 | 1048 | 				if (irq >= 0) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1049 | 					printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n", | 
 | 1050 | 						pci_name(dev), 'A' + pin, irq); | 
 | 1051 | 					dev->irq = irq; | 
 | 1052 | 				} | 
 | 1053 | 			} | 
 | 1054 | 		} | 
 | 1055 | #endif | 
 | 1056 | 		/* | 
 | 1057 | 		 * Still no IRQ? Try to lookup one... | 
 | 1058 | 		 */ | 
 | 1059 | 		if (pin && !dev->irq) | 
 | 1060 | 			pcibios_lookup_irq(dev, 0); | 
 | 1061 | 	} | 
 | 1062 | } | 
 | 1063 |  | 
 | 1064 | /* | 
 | 1065 |  * Work around broken HP Pavilion Notebooks which assign USB to | 
 | 1066 |  * IRQ 9 even though it is actually wired to IRQ 11 | 
 | 1067 |  */ | 
| Jeff Garzik | 1855256 | 2007-10-03 15:15:40 -0400 | [diff] [blame] | 1068 | static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1069 | { | 
 | 1070 | 	if (!broken_hp_bios_irq9) { | 
 | 1071 | 		broken_hp_bios_irq9 = 1; | 
 | 1072 | 		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident); | 
 | 1073 | 	} | 
 | 1074 | 	return 0; | 
 | 1075 | } | 
 | 1076 |  | 
 | 1077 | /* | 
 | 1078 |  * Work around broken Acer TravelMate 360 Notebooks which assign | 
 | 1079 |  * Cardbus to IRQ 11 even though it is actually wired to IRQ 10 | 
 | 1080 |  */ | 
| Jeff Garzik | 1855256 | 2007-10-03 15:15:40 -0400 | [diff] [blame] | 1081 | static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1082 | { | 
 | 1083 | 	if (!acer_tm360_irqrouting) { | 
 | 1084 | 		acer_tm360_irqrouting = 1; | 
 | 1085 | 		printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident); | 
 | 1086 | 	} | 
 | 1087 | 	return 0; | 
 | 1088 | } | 
 | 1089 |  | 
 | 1090 | static struct dmi_system_id __initdata pciirq_dmi_table[] = { | 
 | 1091 | 	{ | 
 | 1092 | 		.callback = fix_broken_hp_bios_irq9, | 
 | 1093 | 		.ident = "HP Pavilion N5400 Series Laptop", | 
 | 1094 | 		.matches = { | 
 | 1095 | 			DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
 | 1096 | 			DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"), | 
 | 1097 | 			DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"), | 
 | 1098 | 			DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"), | 
 | 1099 | 		}, | 
 | 1100 | 	}, | 
 | 1101 | 	{ | 
 | 1102 | 		.callback = fix_acer_tm360_irqrouting, | 
 | 1103 | 		.ident = "Acer TravelMate 36x Laptop", | 
 | 1104 | 		.matches = { | 
 | 1105 | 			DMI_MATCH(DMI_SYS_VENDOR, "Acer"), | 
 | 1106 | 			DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"), | 
 | 1107 | 		}, | 
 | 1108 | 	}, | 
 | 1109 | 	{ } | 
 | 1110 | }; | 
 | 1111 |  | 
 | 1112 | static int __init pcibios_irq_init(void) | 
 | 1113 | { | 
| Daniel Marjamäki | 8174551 | 2005-12-01 18:01:28 +0100 | [diff] [blame] | 1114 | 	DBG(KERN_DEBUG "PCI: IRQ init\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1115 |  | 
 | 1116 | 	if (pcibios_enable_irq || raw_pci_ops == NULL) | 
 | 1117 | 		return 0; | 
 | 1118 |  | 
 | 1119 | 	dmi_check_system(pciirq_dmi_table); | 
 | 1120 |  | 
 | 1121 | 	pirq_table = pirq_find_routing_table(); | 
 | 1122 |  | 
 | 1123 | #ifdef CONFIG_PCI_BIOS | 
 | 1124 | 	if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN)) | 
 | 1125 | 		pirq_table = pcibios_get_irq_routing_table(); | 
 | 1126 | #endif | 
 | 1127 | 	if (pirq_table) { | 
 | 1128 | 		pirq_peer_trick(); | 
 | 1129 | 		pirq_find_router(&pirq_router); | 
 | 1130 | 		if (pirq_table->exclusive_irqs) { | 
 | 1131 | 			int i; | 
 | 1132 | 			for (i=0; i<16; i++) | 
 | 1133 | 				if (!(pirq_table->exclusive_irqs & (1 << i))) | 
 | 1134 | 					pirq_penalty[i] += 100; | 
 | 1135 | 		} | 
 | 1136 | 		/* If we're using the I/O APIC, avoid using the PCI IRQ routing table */ | 
 | 1137 | 		if (io_apic_assign_pci_irqs) | 
 | 1138 | 			pirq_table = NULL; | 
 | 1139 | 	} | 
 | 1140 |  | 
 | 1141 | 	pcibios_enable_irq = pirq_enable_irq; | 
 | 1142 |  | 
 | 1143 | 	pcibios_fixup_irqs(); | 
 | 1144 | 	return 0; | 
 | 1145 | } | 
 | 1146 |  | 
 | 1147 | subsys_initcall(pcibios_irq_init); | 
 | 1148 |  | 
 | 1149 |  | 
| David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 1150 | static void pirq_penalize_isa_irq(int irq, int active) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1151 | { | 
 | 1152 | 	/* | 
 | 1153 | 	 *  If any ISAPnP device reports an IRQ in its list of possible | 
 | 1154 | 	 *  IRQ's, we try to avoid assigning it to PCI devices. | 
 | 1155 | 	 */ | 
| David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 1156 | 	if (irq < 16) { | 
 | 1157 | 		if (active) | 
 | 1158 | 			pirq_penalty[irq] += 1000; | 
 | 1159 | 		else | 
 | 1160 | 			pirq_penalty[irq] += 100; | 
 | 1161 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1162 | } | 
 | 1163 |  | 
| David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 1164 | void pcibios_penalize_isa_irq(int irq, int active) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1165 | { | 
| Len Brown | 6153df7b | 2005-08-25 12:27:09 -0400 | [diff] [blame] | 1166 | #ifdef CONFIG_ACPI | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1167 | 	if (!acpi_noirq) | 
| David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 1168 | 		acpi_penalize_isa_irq(irq, active); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1169 | 	else | 
 | 1170 | #endif | 
| David Shaohua Li | c9c3e45 | 2005-04-01 00:07:31 -0500 | [diff] [blame] | 1171 | 		pirq_penalize_isa_irq(irq, active); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1172 | } | 
 | 1173 |  | 
 | 1174 | static int pirq_enable_irq(struct pci_dev *dev) | 
 | 1175 | { | 
 | 1176 | 	u8 pin; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | 	struct pci_dev *temp_dev; | 
 | 1178 |  | 
 | 1179 | 	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); | 
 | 1180 | 	if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) { | 
 | 1181 | 		char *msg = ""; | 
 | 1182 |  | 
 | 1183 | 		pin--;		/* interrupt pins are numbered starting from 1 */ | 
 | 1184 |  | 
 | 1185 | 		if (io_apic_assign_pci_irqs) { | 
 | 1186 | 			int irq; | 
 | 1187 |  | 
 | 1188 | 			irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin); | 
 | 1189 | 			/* | 
 | 1190 | 			 * Busses behind bridges are typically not listed in the MP-table. | 
 | 1191 | 			 * In this case we have to look up the IRQ based on the parent bus, | 
 | 1192 | 			 * parent slot, and pin number. The SMP code detects such bridged | 
 | 1193 | 			 * busses itself so we should get into this branch reliably. | 
 | 1194 | 			 */ | 
 | 1195 | 			temp_dev = dev; | 
 | 1196 | 			while (irq < 0 && dev->bus->parent) { /* go back to the bridge */ | 
 | 1197 | 				struct pci_dev * bridge = dev->bus->self; | 
 | 1198 |  | 
 | 1199 | 				pin = (pin + PCI_SLOT(dev->devfn)) % 4; | 
 | 1200 | 				irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,  | 
 | 1201 | 						PCI_SLOT(bridge->devfn), pin); | 
 | 1202 | 				if (irq >= 0) | 
 | 1203 | 					printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n", | 
 | 1204 | 						pci_name(bridge), 'A' + pin, irq); | 
 | 1205 | 				dev = bridge; | 
 | 1206 | 			} | 
 | 1207 | 			dev = temp_dev; | 
 | 1208 | 			if (irq >= 0) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1209 | 				printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n", | 
 | 1210 | 					pci_name(dev), 'A' + pin, irq); | 
 | 1211 | 				dev->irq = irq; | 
 | 1212 | 				return 0; | 
 | 1213 | 			} else | 
 | 1214 | 				msg = " Probably buggy MP table."; | 
 | 1215 | 		} else if (pci_probe & PCI_BIOS_IRQ_SCAN) | 
 | 1216 | 			msg = ""; | 
 | 1217 | 		else | 
 | 1218 | 			msg = " Please try using pci=biosirq."; | 
 | 1219 |  | 
 | 1220 | 		/* With IDE legacy devices the IRQ lookup failure is not a problem.. */ | 
 | 1221 | 		if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5)) | 
 | 1222 | 			return 0; | 
 | 1223 |  | 
 | 1224 | 		printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n", | 
 | 1225 | 		       'A' + pin, pci_name(dev), msg); | 
 | 1226 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1227 | 	return 0; | 
 | 1228 | } |