blob: 3d72a5e03f3d94b3379272a8fa58b0fb11be10a4 [file] [log] [blame]
Kou Ishizakibde18a22007-02-17 02:40:22 +01001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ide/pci/siimage.c:
7 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2003 Red Hat <alan@redhat.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
23 */
24
25#include <linux/types.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/delay.h>
29#include <linux/hdreg.h>
30#include <linux/ide.h>
31#include <linux/init.h>
32
33#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
34
35#define SCC_PATA_NAME "scc IDE"
36
37#define TDVHSEL_MASTER 0x00000001
38#define TDVHSEL_SLAVE 0x00000004
39
40#define MODE_JCUSFEN 0x00000080
41
42#define CCKCTRL_ATARESET 0x00040000
43#define CCKCTRL_BUFCNT 0x00020000
44#define CCKCTRL_CRST 0x00010000
45#define CCKCTRL_OCLKEN 0x00000100
46#define CCKCTRL_ATACLKOEN 0x00000002
47#define CCKCTRL_LCLKEN 0x00000001
48
49#define QCHCD_IOS_SS 0x00000001
50
51#define QCHSD_STPDIAG 0x00020000
52
53#define INTMASK_MSK 0xD1000012
54#define INTSTS_SERROR 0x80000000
55#define INTSTS_PRERR 0x40000000
56#define INTSTS_RERR 0x10000000
57#define INTSTS_ICERR 0x01000000
58#define INTSTS_BMSINT 0x00000010
59#define INTSTS_BMHE 0x00000008
60#define INTSTS_IOIRQS 0x00000004
61#define INTSTS_INTRQ 0x00000002
62#define INTSTS_ACTEINT 0x00000001
63
64#define ECMODE_VALUE 0x01
65
66static struct scc_ports {
67 unsigned long ctl, dma;
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +020068 ide_hwif_t *hwif; /* for removing port from system */
Kou Ishizakibde18a22007-02-17 02:40:22 +010069} scc_ports[MAX_HWIFS];
70
71/* PIO transfer mode table */
72/* JCHST */
73static unsigned long JCHSTtbl[2][7] = {
74 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
75 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
76};
77
78/* JCHHT */
79static unsigned long JCHHTtbl[2][7] = {
80 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
81 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
82};
83
84/* JCHCT */
85static unsigned long JCHCTtbl[2][7] = {
86 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
87 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
88};
89
90
91/* DMA transfer mode table */
92/* JCHDCTM/JCHDCTS */
93static unsigned long JCHDCTxtbl[2][7] = {
94 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
95 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
96};
97
98/* JCSTWTM/JCSTWTS */
99static unsigned long JCSTWTxtbl[2][7] = {
100 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
101 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
102};
103
104/* JCTSS */
105static unsigned long JCTSStbl[2][7] = {
106 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
107 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
108};
109
110/* JCENVT */
111static unsigned long JCENVTtbl[2][7] = {
112 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
113 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
114};
115
116/* JCACTSELS/JCACTSELM */
117static unsigned long JCACTSELtbl[2][7] = {
118 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
119 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
120};
121
122
123static u8 scc_ide_inb(unsigned long port)
124{
125 u32 data = in_be32((void*)port);
126 return (u8)data;
127}
128
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200129static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
130{
131 out_be32((void *)hwif->io_ports.command_addr, cmd);
132 eieio();
133 in_be32((void *)(hwif->dma_base + 0x01c));
134 eieio();
135}
136
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200137static u8 scc_read_status(ide_hwif_t *hwif)
138{
139 return (u8)in_be32((void *)hwif->io_ports.status_addr);
140}
141
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200142static u8 scc_read_sff_dma_status(ide_hwif_t *hwif)
143{
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200144 return (u8)in_be32((void *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200145}
146
Kou Ishizakibde18a22007-02-17 02:40:22 +0100147static void scc_ide_insw(unsigned long port, void *addr, u32 count)
148{
149 u16 *ptr = (u16 *)addr;
150 while (count--) {
151 *ptr++ = le16_to_cpu(in_be32((void*)port));
152 }
153}
154
155static void scc_ide_insl(unsigned long port, void *addr, u32 count)
156{
157 u16 *ptr = (u16 *)addr;
158 while (count--) {
159 *ptr++ = le16_to_cpu(in_be32((void*)port));
160 *ptr++ = le16_to_cpu(in_be32((void*)port));
161 }
162}
163
164static void scc_ide_outb(u8 addr, unsigned long port)
165{
166 out_be32((void*)port, addr);
167}
168
Bartlomiej Zolnierkiewiczf8c4bd0a2008-07-15 21:21:49 +0200169static void scc_ide_outbsync(ide_hwif_t *hwif, u8 addr, unsigned long port)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100170{
Kou Ishizakibde18a22007-02-17 02:40:22 +0100171 out_be32((void*)port, addr);
Kumar Galaf644d472007-07-20 01:11:53 +0200172 eieio();
Kou Ishizakibde18a22007-02-17 02:40:22 +0100173 in_be32((void*)(hwif->dma_base + 0x01c));
Kumar Galaf644d472007-07-20 01:11:53 +0200174 eieio();
Kou Ishizakibde18a22007-02-17 02:40:22 +0100175}
176
177static void
178scc_ide_outsw(unsigned long port, void *addr, u32 count)
179{
180 u16 *ptr = (u16 *)addr;
181 while (count--) {
182 out_be32((void*)port, cpu_to_le16(*ptr++));
183 }
184}
185
186static void
187scc_ide_outsl(unsigned long port, void *addr, u32 count)
188{
189 u16 *ptr = (u16 *)addr;
190 while (count--) {
191 out_be32((void*)port, cpu_to_le16(*ptr++));
192 out_be32((void*)port, cpu_to_le16(*ptr++));
193 }
194}
195
196/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200197 * scc_set_pio_mode - set host controller for PIO mode
198 * @drive: drive
199 * @pio: PIO mode number
Kou Ishizakibde18a22007-02-17 02:40:22 +0100200 *
201 * Load the timing settings for this device mode into the
202 * controller.
203 */
204
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200205static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100206{
207 ide_hwif_t *hwif = HWIF(drive);
208 struct scc_ports *ports = ide_get_hwifdata(hwif);
209 unsigned long ctl_base = ports->ctl;
210 unsigned long cckctrl_port = ctl_base + 0xff0;
211 unsigned long piosht_port = ctl_base + 0x000;
212 unsigned long pioct_port = ctl_base + 0x004;
213 unsigned long reg;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100214 int offset;
215
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100216 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100217 if (reg & CCKCTRL_ATACLKOEN) {
218 offset = 1; /* 133MHz */
219 } else {
220 offset = 0; /* 100MHz */
221 }
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200222 reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100223 out_be32((void __iomem *)piosht_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200224 reg = JCHCTtbl[offset][pio];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100225 out_be32((void __iomem *)pioct_port, reg);
Bartlomiej Zolnierkiewicz3fcece62007-08-01 23:46:46 +0200226}
Kou Ishizakibde18a22007-02-17 02:40:22 +0100227
Kou Ishizakibde18a22007-02-17 02:40:22 +0100228/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200229 * scc_set_dma_mode - set host controller for DMA mode
230 * @drive: drive
231 * @speed: DMA mode
Kou Ishizakibde18a22007-02-17 02:40:22 +0100232 *
233 * Load the timing settings for this device mode into the
234 * controller.
235 */
236
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200237static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100238{
239 ide_hwif_t *hwif = HWIF(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100240 struct scc_ports *ports = ide_get_hwifdata(hwif);
241 unsigned long ctl_base = ports->ctl;
242 unsigned long cckctrl_port = ctl_base + 0xff0;
243 unsigned long mdmact_port = ctl_base + 0x008;
244 unsigned long mcrcst_port = ctl_base + 0x00c;
245 unsigned long sdmact_port = ctl_base + 0x010;
246 unsigned long scrcst_port = ctl_base + 0x014;
247 unsigned long udenvt_port = ctl_base + 0x018;
248 unsigned long tdvhsel_port = ctl_base + 0x020;
249 int is_slave = (&hwif->drives[1] == drive);
250 int offset, idx;
251 unsigned long reg;
252 unsigned long jcactsel;
253
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100254 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100255 if (reg & CCKCTRL_ATACLKOEN) {
256 offset = 1; /* 133MHz */
257 } else {
258 offset = 0; /* 100MHz */
259 }
260
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100261 idx = speed - XFER_UDMA_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100262
263 jcactsel = JCACTSELtbl[offset][idx];
264 if (is_slave) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100265 out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
266 out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
267 jcactsel = jcactsel << 2;
268 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100269 } else {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100270 out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
271 out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
272 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100273 }
274 reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100275 out_be32((void __iomem *)udenvt_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100276}
277
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200278static void scc_dma_host_set(ide_drive_t *drive, int on)
279{
280 ide_hwif_t *hwif = drive->hwif;
281 u8 unit = (drive->select.b.unit & 0x01);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200282 u8 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200283
284 if (on)
285 dma_stat |= (1 << (5 + unit));
286 else
287 dma_stat &= ~(1 << (5 + unit));
288
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200289 scc_ide_outb(dma_stat, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200290}
291
Kou Ishizakibde18a22007-02-17 02:40:22 +0100292/**
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100293 * scc_ide_dma_setup - begin a DMA phase
294 * @drive: target device
295 *
296 * Build an IDE DMA PRD (IDE speak for scatter gather table)
297 * and then set up the DMA transfer registers.
298 *
299 * Returns 0 on success. If a PIO fallback is required then 1
300 * is returned.
301 */
302
303static int scc_dma_setup(ide_drive_t *drive)
304{
305 ide_hwif_t *hwif = drive->hwif;
306 struct request *rq = HWGROUP(drive)->rq;
307 unsigned int reading;
308 u8 dma_stat;
309
310 if (rq_data_dir(rq))
311 reading = 0;
312 else
313 reading = 1 << 3;
314
315 /* fall back to pio! */
316 if (!ide_build_dmatable(drive, rq)) {
317 ide_map_sg(drive, rq);
318 return 1;
319 }
320
321 /* PRD table */
Bartlomiej Zolnierkiewicz55224bc2008-04-28 23:44:42 +0200322 out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100323
324 /* specify r/w */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200325 out_be32((void __iomem *)hwif->dma_base, reading);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100326
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200327 /* read DMA status for INTR & ERROR flags */
328 dma_stat = in_be32((void __iomem *)(hwif->dma_base + 4));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100329
330 /* clear INTR & ERROR flags */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200331 out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100332 drive->waiting_for_dma = 1;
333 return 0;
334}
335
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200336static void scc_dma_start(ide_drive_t *drive)
337{
338 ide_hwif_t *hwif = drive->hwif;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200339 u8 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200340
341 /* start DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200342 scc_ide_outb(dma_cmd | 1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200343 hwif->dma = 1;
344 wmb();
345}
346
347static int __scc_dma_end(ide_drive_t *drive)
348{
349 ide_hwif_t *hwif = drive->hwif;
350 u8 dma_stat, dma_cmd;
351
352 drive->waiting_for_dma = 0;
353 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200354 dma_cmd = scc_ide_inb(hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200355 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200356 scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200357 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200358 dma_stat = scc_ide_inb(hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200359 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200360 scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200361 /* purge DMA mappings */
362 ide_destroy_dmatable(drive);
363 /* verify good DMA status */
364 hwif->dma = 0;
365 wmb();
366 return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
367}
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100368
369/**
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200370 * scc_dma_end - Stop DMA
Kou Ishizakibde18a22007-02-17 02:40:22 +0100371 * @drive: IDE drive
372 *
373 * Check and clear INT Status register.
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200374 * Then call __scc_dma_end().
Kou Ishizakibde18a22007-02-17 02:40:22 +0100375 */
376
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200377static int scc_dma_end(ide_drive_t *drive)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100378{
379 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200380 void __iomem *dma_base = (void __iomem *)hwif->dma_base;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100381 unsigned long intsts_port = hwif->dma_base + 0x014;
382 u32 reg;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200383 int dma_stat, data_loss = 0;
384 static int retry = 0;
385
386 /* errata A308 workaround: Step5 (check data loss) */
387 /* We don't check non ide_disk because it is limited to UDMA4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200388 if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200389 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200390 drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
391 reg = in_be32((void __iomem *)intsts_port);
392 if (!(reg & INTSTS_ACTEINT)) {
393 printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
394 drive->name);
395 data_loss = 1;
396 if (retry++) {
397 struct request *rq = HWGROUP(drive)->rq;
398 int unit;
399 /* ERROR_RESET and drive->crc_count are needed
400 * to reduce DMA transfer mode in retry process.
401 */
402 if (rq)
403 rq->errors |= ERROR_RESET;
404 for (unit = 0; unit < MAX_DRIVES; unit++) {
405 ide_drive_t *drive = &hwif->drives[unit];
406 drive->crc_count++;
407 }
408 }
409 }
410 }
Kou Ishizakibde18a22007-02-17 02:40:22 +0100411
412 while (1) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100413 reg = in_be32((void __iomem *)intsts_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100414
415 if (reg & INTSTS_SERROR) {
416 printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100417 out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100418
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200419 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100420 continue;
421 }
422
423 if (reg & INTSTS_PRERR) {
424 u32 maea0, maec0;
425 unsigned long ctl_base = hwif->config_data;
426
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100427 maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
428 maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
Kou Ishizakibde18a22007-02-17 02:40:22 +0100429
430 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
431
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100432 out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100433
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200434 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100435 continue;
436 }
437
438 if (reg & INTSTS_RERR) {
439 printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100440 out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100441
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200442 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100443 continue;
444 }
445
446 if (reg & INTSTS_ICERR) {
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200447 out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100448
449 printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100450 out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100451 continue;
452 }
453
454 if (reg & INTSTS_BMSINT) {
455 printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100456 out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100457
458 ide_do_reset(drive);
459 continue;
460 }
461
462 if (reg & INTSTS_BMHE) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100463 out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100464 continue;
465 }
466
467 if (reg & INTSTS_ACTEINT) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100468 out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100469 continue;
470 }
471
472 if (reg & INTSTS_IOIRQS) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100473 out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100474 continue;
475 }
476 break;
477 }
478
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200479 dma_stat = __scc_dma_end(drive);
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200480 if (data_loss)
481 dma_stat |= 2; /* emulate DMA error (to retry command) */
482 return dma_stat;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100483}
484
Akira Iguchi06a99522007-03-03 17:48:55 +0100485/* returns 1 if dma irq issued, 0 otherwise */
486static int scc_dma_test_irq(ide_drive_t *drive)
487{
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200488 ide_hwif_t *hwif = HWIF(drive);
489 u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
Akira Iguchi06a99522007-03-03 17:48:55 +0100490
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200491 /* SCC errata A252,A308 workaround: Step4 */
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200492 if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200493 & ERR_STAT) &&
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200494 (int_stat & INTSTS_INTRQ))
Akira Iguchi06a99522007-03-03 17:48:55 +0100495 return 1;
496
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200497 /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
498 if (int_stat & INTSTS_IOIRQS)
Akira Iguchi06a99522007-03-03 17:48:55 +0100499 return 1;
500
501 if (!drive->waiting_for_dma)
502 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200503 drive->name, __func__);
Akira Iguchi06a99522007-03-03 17:48:55 +0100504 return 0;
505}
506
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200507static u8 scc_udma_filter(ide_drive_t *drive)
508{
509 ide_hwif_t *hwif = drive->hwif;
510 u8 mask = hwif->ultra_mask;
511
512 /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
513 if ((drive->media != ide_disk) && (mask & 0xE0)) {
514 printk(KERN_INFO "%s: limit %s to UDMA4\n",
515 SCC_PATA_NAME, drive->name);
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200516 mask = ATA_UDMA4;
Kou Ishizaki4ae41ff2007-07-20 01:11:53 +0200517 }
518
519 return mask;
520}
521
Kou Ishizakibde18a22007-02-17 02:40:22 +0100522/**
523 * setup_mmio_scc - map CTRL/BMID region
524 * @dev: PCI device we are configuring
525 * @name: device name
526 *
527 */
528
529static int setup_mmio_scc (struct pci_dev *dev, const char *name)
530{
531 unsigned long ctl_base = pci_resource_start(dev, 0);
532 unsigned long dma_base = pci_resource_start(dev, 1);
533 unsigned long ctl_size = pci_resource_len(dev, 0);
534 unsigned long dma_size = pci_resource_len(dev, 1);
Al Viro0bd84962007-07-26 17:36:09 +0100535 void __iomem *ctl_addr;
536 void __iomem *dma_addr;
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200537 int i, ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100538
539 for (i = 0; i < MAX_HWIFS; i++) {
540 if (scc_ports[i].ctl == 0)
541 break;
542 }
543 if (i >= MAX_HWIFS)
544 return -ENOMEM;
545
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200546 ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
547 if (ret < 0) {
548 printk(KERN_ERR "%s: can't reserve resources\n", name);
549 return ret;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100550 }
551
552 if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200553 goto fail_0;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100554
555 if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200556 goto fail_1;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100557
558 pci_set_master(dev);
559 scc_ports[i].ctl = (unsigned long)ctl_addr;
560 scc_ports[i].dma = (unsigned long)dma_addr;
561 pci_set_drvdata(dev, (void *) &scc_ports[i]);
562
563 return 1;
564
Kou Ishizakibde18a22007-02-17 02:40:22 +0100565 fail_1:
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200566 iounmap(ctl_addr);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100567 fail_0:
568 return -ENOMEM;
569}
570
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200571static int scc_ide_setup_pci_device(struct pci_dev *dev,
572 const struct ide_port_info *d)
573{
574 struct scc_ports *ports = pci_get_drvdata(dev);
575 ide_hwif_t *hwif = NULL;
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200576 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200577 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
578 int i;
579
Bartlomiej Zolnierkiewiczeb3aff52008-07-16 20:33:42 +0200580 hwif = ide_find_port_slot(d);
581 if (hwif == NULL)
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200582 return -ENOMEM;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200583
584 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200585 for (i = 0; i <= 8; i++)
586 hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200587 hw.irq = dev->irq;
588 hw.dev = &dev->dev;
589 hw.chipset = ide_pci;
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200590
591 idx[0] = hwif->index;
592
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +0200593 ide_device_add(idx, d, hws);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200594
595 return 0;
596}
597
Kou Ishizakibde18a22007-02-17 02:40:22 +0100598/**
599 * init_setup_scc - set up an SCC PATA Controller
600 * @dev: PCI device
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200601 * @d: IDE port info
Kou Ishizakibde18a22007-02-17 02:40:22 +0100602 *
603 * Perform the initial set up for this device.
604 */
605
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200606static int __devinit init_setup_scc(struct pci_dev *dev,
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200607 const struct ide_port_info *d)
Kou Ishizakibde18a22007-02-17 02:40:22 +0100608{
609 unsigned long ctl_base;
610 unsigned long dma_base;
611 unsigned long cckctrl_port;
612 unsigned long intmask_port;
613 unsigned long mode_port;
614 unsigned long ecmode_port;
615 unsigned long dma_status_port;
616 u32 reg = 0;
617 struct scc_ports *ports;
618 int rc;
619
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200620 rc = pci_enable_device(dev);
621 if (rc)
622 goto end;
623
Kou Ishizakibde18a22007-02-17 02:40:22 +0100624 rc = setup_mmio_scc(dev, d->name);
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200625 if (rc < 0)
626 goto end;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100627
628 ports = pci_get_drvdata(dev);
629 ctl_base = ports->ctl;
630 dma_base = ports->dma;
631 cckctrl_port = ctl_base + 0xff0;
632 intmask_port = dma_base + 0x010;
633 mode_port = ctl_base + 0x024;
634 ecmode_port = ctl_base + 0xf00;
635 dma_status_port = dma_base + 0x004;
636
637 /* controller initialization */
638 reg = 0;
639 out_be32((void*)cckctrl_port, reg);
640 reg |= CCKCTRL_ATACLKOEN;
641 out_be32((void*)cckctrl_port, reg);
642 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
643 out_be32((void*)cckctrl_port, reg);
644 reg |= CCKCTRL_CRST;
645 out_be32((void*)cckctrl_port, reg);
646
647 for (;;) {
648 reg = in_be32((void*)cckctrl_port);
649 if (reg & CCKCTRL_CRST)
650 break;
651 udelay(5000);
652 }
653
654 reg |= CCKCTRL_ATARESET;
655 out_be32((void*)cckctrl_port, reg);
656
657 out_be32((void*)ecmode_port, ECMODE_VALUE);
658 out_be32((void*)mode_port, MODE_JCUSFEN);
659 out_be32((void*)intmask_port, INTMASK_MSK);
660
Akira Iguchi3d53ba82008-04-18 00:46:25 +0200661 rc = scc_ide_setup_pci_device(dev, d);
662
663 end:
664 return rc;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100665}
666
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200667static void scc_tf_load(ide_drive_t *drive, ide_task_t *task)
668{
669 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
670 struct ide_taskfile *tf = &task->tf;
671 u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
672
673 if (task->tf_flags & IDE_TFLAG_FLAGGED)
674 HIHI = 0xFF;
675
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200676 if (task->tf_flags & IDE_TFLAG_OUT_DATA)
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200677 out_be32((void *)io_ports->data_addr,
678 (tf->hob_data << 8) | tf->data);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200679
680 if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
681 scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
682 if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
683 scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
684 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
685 scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
686 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
687 scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
688 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
689 scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
690
691 if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
692 scc_ide_outb(tf->feature, io_ports->feature_addr);
693 if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
694 scc_ide_outb(tf->nsect, io_ports->nsect_addr);
695 if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
696 scc_ide_outb(tf->lbal, io_ports->lbal_addr);
697 if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
698 scc_ide_outb(tf->lbam, io_ports->lbam_addr);
699 if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
700 scc_ide_outb(tf->lbah, io_ports->lbah_addr);
701
702 if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
703 scc_ide_outb((tf->device & HIHI) | drive->select.all,
704 io_ports->device_addr);
705}
706
707static void scc_tf_read(ide_drive_t *drive, ide_task_t *task)
708{
709 struct ide_io_ports *io_ports = &drive->hwif->io_ports;
710 struct ide_taskfile *tf = &task->tf;
711
712 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
Bartlomiej Zolnierkiewicz7c0daf22008-04-28 23:44:41 +0200713 u16 data = (u16)in_be32((void *)io_ports->data_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200714
715 tf->data = data & 0xff;
716 tf->hob_data = (data >> 8) & 0xff;
717 }
718
719 /* be sure we're looking at the low order bits */
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200720 scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200721
722 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
723 tf->nsect = scc_ide_inb(io_ports->nsect_addr);
724 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
725 tf->lbal = scc_ide_inb(io_ports->lbal_addr);
726 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
727 tf->lbam = scc_ide_inb(io_ports->lbam_addr);
728 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
729 tf->lbah = scc_ide_inb(io_ports->lbah_addr);
730 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
731 tf->device = scc_ide_inb(io_ports->device_addr);
732
733 if (task->tf_flags & IDE_TFLAG_LBA48) {
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200734 scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200735
736 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
737 tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
738 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
739 tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
740 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
741 tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
742 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
743 tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
744 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
745 tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
746 }
747}
748
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200749static void scc_input_data(ide_drive_t *drive, struct request *rq,
750 void *buf, unsigned int len)
751{
752 unsigned long data_addr = drive->hwif->io_ports.data_addr;
753
754 len++;
755
756 if (drive->io_32bit) {
757 scc_ide_insl(data_addr, buf, len / 4);
758
759 if ((len & 3) >= 2)
760 scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
761 } else
762 scc_ide_insw(data_addr, buf, len / 2);
763}
764
765static void scc_output_data(ide_drive_t *drive, struct request *rq,
766 void *buf, unsigned int len)
767{
768 unsigned long data_addr = drive->hwif->io_ports.data_addr;
769
770 len++;
771
772 if (drive->io_32bit) {
773 scc_ide_outsl(data_addr, buf, len / 4);
774
775 if ((len & 3) >= 2)
776 scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
777 } else
778 scc_ide_outsw(data_addr, buf, len / 2);
779}
780
Kou Ishizakibde18a22007-02-17 02:40:22 +0100781/**
782 * init_mmio_iops_scc - set up the iops for MMIO
783 * @hwif: interface to set up
784 *
785 */
786
787static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
788{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100789 struct pci_dev *dev = to_pci_dev(hwif->dev);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100790 struct scc_ports *ports = pci_get_drvdata(dev);
791 unsigned long dma_base = ports->dma;
792
793 ide_set_hwifdata(hwif, ports);
794
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200795 hwif->exec_command = scc_exec_command;
Bartlomiej Zolnierkiewiczb73c7ee2008-07-23 19:55:52 +0200796 hwif->read_status = scc_read_status;
Bartlomiej Zolnierkiewiczb2f951a2008-07-23 19:55:50 +0200797 hwif->read_sff_dma_status = scc_read_sff_dma_status;
798
Bartlomiej Zolnierkiewiczdb2432c2008-04-28 23:44:40 +0200799 hwif->tf_load = scc_tf_load;
800 hwif->tf_read = scc_tf_read;
801
Bartlomiej Zolnierkiewiczefa3db12008-04-28 23:44:36 +0200802 hwif->input_data = scc_input_data;
803 hwif->output_data = scc_output_data;
804
Kou Ishizakibde18a22007-02-17 02:40:22 +0100805 hwif->INB = scc_ide_inb;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100806 hwif->OUTB = scc_ide_outb;
807 hwif->OUTBSYNC = scc_ide_outbsync;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100808
Kou Ishizakibde18a22007-02-17 02:40:22 +0100809 hwif->dma_base = dma_base;
810 hwif->config_data = ports->ctl;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100811}
812
813/**
814 * init_iops_scc - set up iops
815 * @hwif: interface to set up
816 *
817 * Do the basic setup for the SCC hardware interface
818 * and then do the MMIO setup.
819 */
820
821static void __devinit init_iops_scc(ide_hwif_t *hwif)
822{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100823 struct pci_dev *dev = to_pci_dev(hwif->dev);
824
Kou Ishizakibde18a22007-02-17 02:40:22 +0100825 hwif->hwif_data = NULL;
826 if (pci_get_drvdata(dev) == NULL)
827 return;
828 init_mmio_iops_scc(hwif);
829}
830
Bartlomiej Zolnierkiewiczb4d1c732008-02-02 19:56:29 +0100831static u8 __devinit scc_cable_detect(ide_hwif_t *hwif)
832{
833 return ATA_CBL_PATA80;
834}
835
Kou Ishizakibde18a22007-02-17 02:40:22 +0100836/**
837 * init_hwif_scc - set up hwif
838 * @hwif: interface to set up
839 *
840 * We do the basic set up of the interface structure. The SCC
841 * requires several custom handlers so we override the default
842 * ide DMA handlers appropriately.
843 */
844
845static void __devinit init_hwif_scc(ide_hwif_t *hwif)
846{
847 struct scc_ports *ports = ide_get_hwifdata(hwif);
848
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200849 ports->hwif = hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100850
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100851 /* PTERADD */
852 out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100853
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200854 if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
855 hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
856 else
857 hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
Kou Ishizakibde18a22007-02-17 02:40:22 +0100858}
859
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200860static const struct ide_port_ops scc_port_ops = {
861 .set_pio_mode = scc_set_pio_mode,
862 .set_dma_mode = scc_set_dma_mode,
863 .udma_filter = scc_udma_filter,
864 .cable_detect = scc_cable_detect,
865};
866
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200867static const struct ide_dma_ops scc_dma_ops = {
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200868 .dma_host_set = scc_dma_host_set,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200869 .dma_setup = scc_dma_setup,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200870 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz669185e2008-04-28 23:44:41 +0200871 .dma_start = scc_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200872 .dma_end = scc_dma_end,
873 .dma_test_irq = scc_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200874 .dma_lost_irq = ide_dma_lost_irq,
875 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200876};
877
Kou Ishizakibde18a22007-02-17 02:40:22 +0100878#define DECLARE_SCC_DEV(name_str) \
879 { \
880 .name = name_str, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100881 .init_iops = init_iops_scc, \
882 .init_hwif = init_hwif_scc, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200883 .port_ops = &scc_port_ops, \
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200884 .dma_ops = &scc_dma_ops, \
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200885 .host_flags = IDE_HFLAG_SINGLE, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200886 .pio_mask = ATA_PIO4, \
Kou Ishizakibde18a22007-02-17 02:40:22 +0100887 }
888
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200889static const struct ide_port_info scc_chipsets[] __devinitdata = {
Kou Ishizakibde18a22007-02-17 02:40:22 +0100890 /* 0 */ DECLARE_SCC_DEV("sccIDE"),
891};
892
893/**
894 * scc_init_one - pci layer discovery entry
895 * @dev: PCI device
896 * @id: ident table entry
897 *
898 * Called by the PCI code when it finds an SCC PATA controller.
899 * We then use the IDE PCI generic helper to do most of the work.
900 */
901
902static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
903{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200904 return init_setup_scc(dev, &scc_chipsets[id->driver_data]);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100905}
906
907/**
908 * scc_remove - pci layer remove entry
909 * @dev: PCI device
910 *
911 * Called by the PCI code when it removes an SCC PATA controller.
912 */
913
914static void __devexit scc_remove(struct pci_dev *dev)
915{
916 struct scc_ports *ports = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz589b0622008-04-26 17:36:34 +0200917 ide_hwif_t *hwif = ports->hwif;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100918
919 if (hwif->dmatable_cpu) {
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100920 pci_free_consistent(dev, PRD_ENTRIES * PRD_BYTES,
921 hwif->dmatable_cpu, hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100922 hwif->dmatable_cpu = NULL;
923 }
924
Bartlomiej Zolnierkiewicz387750c2008-04-27 15:38:31 +0200925 ide_unregister(hwif);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100926
Kou Ishizakibde18a22007-02-17 02:40:22 +0100927 iounmap((void*)ports->dma);
928 iounmap((void*)ports->ctl);
Bartlomiej Zolnierkiewicz0d1bad22008-04-26 22:25:19 +0200929 pci_release_selected_regions(dev, (1 << 2) - 1);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100930 memset(ports, 0, sizeof(*ports));
931}
932
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200933static const struct pci_device_id scc_pci_tbl[] = {
934 { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
Kou Ishizakibde18a22007-02-17 02:40:22 +0100935 { 0, },
936};
937MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
938
939static struct pci_driver driver = {
940 .name = "SCC IDE",
941 .id_table = scc_pci_tbl,
942 .probe = scc_init_one,
943 .remove = scc_remove,
944};
945
946static int scc_ide_init(void)
947{
948 return ide_pci_register_driver(&driver);
949}
950
951module_init(scc_ide_init);
952/* -- No exit code?
953static void scc_ide_exit(void)
954{
955 ide_pci_unregister_driver(&driver);
956}
957module_exit(scc_ide_exit);
958 */
959
960
961MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
962MODULE_LICENSE("GPL");