| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/mach-pxa/pxa25x.c | 
|  | 3 | * | 
|  | 4 | *  Author:	Nicolas Pitre | 
|  | 5 | *  Created:	Jun 15, 2001 | 
|  | 6 | *  Copyright:	MontaVista Software Inc. | 
|  | 7 | * | 
|  | 8 | * Code specific to PXA21x/25x/26x variants. | 
|  | 9 | * | 
|  | 10 | * This program is free software; you can redistribute it and/or modify | 
|  | 11 | * it under the terms of the GNU General Public License version 2 as | 
|  | 12 | * published by the Free Software Foundation. | 
|  | 13 | * | 
|  | 14 | * Since this file should be linked before any other machine specific file, | 
|  | 15 | * the __initcall() here will be executed first.  This serves as default | 
|  | 16 | * initialization stuff for PXA machines which can be overridden later if | 
|  | 17 | * need be. | 
|  | 18 | */ | 
| Russell King | 2f8163b | 2011-07-26 10:53:52 +0100 | [diff] [blame] | 19 | #include <linux/gpio.h> | 
| Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 20 | #include <linux/gpio-pxa.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/module.h> | 
|  | 22 | #include <linux/kernel.h> | 
|  | 23 | #include <linux/init.h> | 
| Russell King | 34f3231 | 2007-05-15 10:39:49 +0100 | [diff] [blame] | 24 | #include <linux/platform_device.h> | 
| Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 25 | #include <linux/suspend.h> | 
| Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 26 | #include <linux/syscore_ops.h> | 
| Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 27 | #include <linux/irq.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 |  | 
| Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 29 | #include <asm/mach/map.h> | 
| Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 30 | #include <asm/suspend.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 31 | #include <mach/hardware.h> | 
|  | 32 | #include <mach/irqs.h> | 
| Eric Miao | 51c6298 | 2009-01-02 23:17:22 +0800 | [diff] [blame] | 33 | #include <mach/pxa25x.h> | 
| Russell King | afd2fc0 | 2008-08-07 11:05:25 +0100 | [diff] [blame] | 34 | #include <mach/reset.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 35 | #include <mach/pm.h> | 
|  | 36 | #include <mach/dma.h> | 
| Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 37 | #include <mach/smemc.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 |  | 
|  | 39 | #include "generic.h" | 
| Russell King | 46c41e6 | 2007-05-15 15:39:36 +0100 | [diff] [blame] | 40 | #include "devices.h" | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 41 | #include "clock.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 |  | 
|  | 43 | /* | 
|  | 44 | * Various clock factors driven by the CCCR register. | 
|  | 45 | */ | 
|  | 46 |  | 
|  | 47 | /* Crystal Frequency to Memory Frequency Multiplier (L) */ | 
|  | 48 | static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, }; | 
|  | 49 |  | 
|  | 50 | /* Memory Frequency to Run Mode Frequency Multiplier (M) */ | 
|  | 51 | static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 }; | 
|  | 52 |  | 
|  | 53 | /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */ | 
|  | 54 | /* Note: we store the value N * 2 here. */ | 
|  | 55 | static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 }; | 
|  | 56 |  | 
|  | 57 | /* Crystal clock */ | 
|  | 58 | #define BASE_CLK	3686400 | 
|  | 59 |  | 
|  | 60 | /* | 
|  | 61 | * Get the clock frequency as reflected by CCCR and the turbo flag. | 
|  | 62 | * We assume these values have been applied via a fcs. | 
|  | 63 | * If info is not 0 we also display the current settings. | 
|  | 64 | */ | 
| Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 65 | unsigned int pxa25x_get_clk_frequency_khz(int info) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | { | 
|  | 67 | unsigned long cccr, turbo; | 
|  | 68 | unsigned int l, L, m, M, n2, N; | 
|  | 69 |  | 
|  | 70 | cccr = CCCR; | 
|  | 71 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) ); | 
|  | 72 |  | 
|  | 73 | l  =  L_clk_mult[(cccr >> 0) & 0x1f]; | 
|  | 74 | m  =  M_clk_mult[(cccr >> 5) & 0x03]; | 
|  | 75 | n2 = N2_clk_mult[(cccr >> 7) & 0x07]; | 
|  | 76 |  | 
|  | 77 | L = l * BASE_CLK; | 
|  | 78 | M = m * L; | 
|  | 79 | N = n2 * M / 2; | 
|  | 80 |  | 
|  | 81 | if(info) | 
|  | 82 | { | 
|  | 83 | L += 5000; | 
|  | 84 | printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n", | 
|  | 85 | L / 1000000, (L % 1000000) / 10000, l ); | 
|  | 86 | M += 5000; | 
|  | 87 | printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n", | 
|  | 88 | M / 1000000, (M % 1000000) / 10000, m ); | 
|  | 89 | N += 5000; | 
|  | 90 | printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n", | 
|  | 91 | N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5, | 
|  | 92 | (turbo & 1) ? "" : "in" ); | 
|  | 93 | } | 
|  | 94 |  | 
|  | 95 | return (turbo & 1) ? (N/1000) : (M/1000); | 
|  | 96 | } | 
|  | 97 |  | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 98 | static unsigned long clk_pxa25x_mem_getrate(struct clk *clk) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | { | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 100 | return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | } | 
|  | 102 |  | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 103 | static const struct clkops clk_pxa25x_mem_ops = { | 
|  | 104 | .enable		= clk_dummy_enable, | 
|  | 105 | .disable	= clk_dummy_disable, | 
|  | 106 | .getrate	= clk_pxa25x_mem_getrate, | 
|  | 107 | }; | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 108 |  | 
|  | 109 | static const struct clkops clk_pxa25x_lcd_ops = { | 
| Eric Miao | 4029813 | 2010-11-22 10:49:55 +0800 | [diff] [blame] | 110 | .enable		= clk_pxa2xx_cken_enable, | 
|  | 111 | .disable	= clk_pxa2xx_cken_disable, | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 112 | .getrate	= clk_pxa25x_mem_getrate, | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 113 | }; | 
|  | 114 |  | 
| Ian Molton | ed84778 | 2008-07-08 10:32:08 +0100 | [diff] [blame] | 115 | static unsigned long gpio12_config_32k[] = { | 
|  | 116 | GPIO12_32KHz, | 
|  | 117 | }; | 
|  | 118 |  | 
|  | 119 | static unsigned long gpio12_config_gpio[] = { | 
|  | 120 | GPIO12_GPIO, | 
|  | 121 | }; | 
|  | 122 |  | 
|  | 123 | static void clk_gpio12_enable(struct clk *clk) | 
|  | 124 | { | 
|  | 125 | pxa2xx_mfp_config(gpio12_config_32k, 1); | 
|  | 126 | } | 
|  | 127 |  | 
|  | 128 | static void clk_gpio12_disable(struct clk *clk) | 
|  | 129 | { | 
|  | 130 | pxa2xx_mfp_config(gpio12_config_gpio, 1); | 
|  | 131 | } | 
|  | 132 |  | 
|  | 133 | static const struct clkops clk_pxa25x_gpio12_ops = { | 
|  | 134 | .enable         = clk_gpio12_enable, | 
|  | 135 | .disable        = clk_gpio12_disable, | 
|  | 136 | }; | 
|  | 137 |  | 
| Ian Molton | 13f7558 | 2008-07-08 10:32:50 +0100 | [diff] [blame] | 138 | static unsigned long gpio11_config_3m6[] = { | 
|  | 139 | GPIO11_3_6MHz, | 
|  | 140 | }; | 
|  | 141 |  | 
|  | 142 | static unsigned long gpio11_config_gpio[] = { | 
|  | 143 | GPIO11_GPIO, | 
|  | 144 | }; | 
|  | 145 |  | 
|  | 146 | static void clk_gpio11_enable(struct clk *clk) | 
|  | 147 | { | 
|  | 148 | pxa2xx_mfp_config(gpio11_config_3m6, 1); | 
|  | 149 | } | 
|  | 150 |  | 
|  | 151 | static void clk_gpio11_disable(struct clk *clk) | 
|  | 152 | { | 
|  | 153 | pxa2xx_mfp_config(gpio11_config_gpio, 1); | 
|  | 154 | } | 
|  | 155 |  | 
|  | 156 | static const struct clkops clk_pxa25x_gpio11_ops = { | 
|  | 157 | .enable         = clk_gpio11_enable, | 
|  | 158 | .disable        = clk_gpio11_disable, | 
|  | 159 | }; | 
|  | 160 |  | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 161 | /* | 
|  | 162 | * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz) | 
|  | 163 | * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz | 
|  | 164 | * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly) | 
|  | 165 | */ | 
| Dmitry Baryshkov | e01dbdb | 2008-01-27 23:11:48 +0100 | [diff] [blame] | 166 |  | 
| Russell King | bdb08cb | 2008-06-30 19:47:59 +0100 | [diff] [blame] | 167 | /* | 
| Ian Molton | c1ed406 | 2008-07-26 00:52:36 +0100 | [diff] [blame] | 168 | * PXA 2xx clock declarations. | 
| Russell King | bdb08cb | 2008-06-30 19:47:59 +0100 | [diff] [blame] | 169 | */ | 
| Eric Miao | 4029813 | 2010-11-22 10:49:55 +0800 | [diff] [blame] | 170 | static DEFINE_PXA2_CKEN(pxa25x_hwuart, HWUART, 14745600, 1); | 
|  | 171 | static DEFINE_PXA2_CKEN(pxa25x_ffuart, FFUART, 14745600, 1); | 
|  | 172 | static DEFINE_PXA2_CKEN(pxa25x_btuart, BTUART, 14745600, 1); | 
|  | 173 | static DEFINE_PXA2_CKEN(pxa25x_stuart, STUART, 14745600, 1); | 
|  | 174 | static DEFINE_PXA2_CKEN(pxa25x_usb, USB, 47923000, 5); | 
|  | 175 | static DEFINE_PXA2_CKEN(pxa25x_mmc, MMC, 19169000, 0); | 
|  | 176 | static DEFINE_PXA2_CKEN(pxa25x_i2c, I2C, 31949000, 0); | 
|  | 177 | static DEFINE_PXA2_CKEN(pxa25x_ssp, SSP, 3686400, 0); | 
|  | 178 | static DEFINE_PXA2_CKEN(pxa25x_nssp, NSSP, 3686400, 0); | 
|  | 179 | static DEFINE_PXA2_CKEN(pxa25x_assp, ASSP, 3686400, 0); | 
|  | 180 | static DEFINE_PXA2_CKEN(pxa25x_pwm0, PWM0, 3686400, 0); | 
|  | 181 | static DEFINE_PXA2_CKEN(pxa25x_pwm1, PWM1, 3686400, 0); | 
|  | 182 | static DEFINE_PXA2_CKEN(pxa25x_ac97, AC97, 24576000, 0); | 
|  | 183 | static DEFINE_PXA2_CKEN(pxa25x_i2s, I2S, 14745600, 0); | 
|  | 184 | static DEFINE_PXA2_CKEN(pxa25x_ficp, FICP, 47923000, 0); | 
|  | 185 |  | 
| Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 186 | static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops); | 
| Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 187 | static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0); | 
|  | 188 | static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0); | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 189 | static DEFINE_CLK(pxa25x_mem, &clk_pxa25x_mem_ops, 0, 0); | 
| eric miao | d8e0db1 | 2007-12-10 17:54:36 +0800 | [diff] [blame] | 190 |  | 
| Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 191 | static struct clk_lookup pxa25x_clkregs[] = { | 
|  | 192 | INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL), | 
|  | 193 | INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL), | 
|  | 194 | INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL), | 
|  | 195 | INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL), | 
|  | 196 | INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL), | 
|  | 197 | INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL), | 
|  | 198 | INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL), | 
|  | 199 | INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL), | 
|  | 200 | INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL), | 
|  | 201 | INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL), | 
|  | 202 | INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL), | 
|  | 203 | INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL), | 
|  | 204 | INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL), | 
|  | 205 | INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"), | 
|  | 206 | INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"), | 
|  | 207 | INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"), | 
|  | 208 | INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"), | 
|  | 209 | INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"), | 
| Eric Miao | 2a125dd | 2010-11-22 22:48:49 +0800 | [diff] [blame] | 210 | INIT_CLKREG(&clk_pxa25x_mem, "pxa2xx-pcmcia", NULL), | 
| Haojian Zhuang | bbdc818 | 2012-02-28 10:57:48 +0800 | [diff] [blame^] | 211 | INIT_CLKREG(&clk_dummy, "pxa-gpio", NULL), | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 212 | }; | 
|  | 213 |  | 
| Eric Miao | 4029813 | 2010-11-22 10:49:55 +0800 | [diff] [blame] | 214 | static struct clk_lookup pxa25x_hwuart_clkreg = | 
|  | 215 | INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL); | 
|  | 216 |  | 
| Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 217 | #ifdef CONFIG_PM | 
| Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 218 |  | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 219 | #define SAVE(x)		sleep_save[SLEEP_SAVE_##x] = x | 
|  | 220 | #define RESTORE(x)	x = sleep_save[SLEEP_SAVE_##x] | 
|  | 221 |  | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 222 | /* | 
|  | 223 | * List of global PXA peripheral registers to preserve. | 
|  | 224 | * More ones like CP and general purpose register values are preserved | 
|  | 225 | * with the stack pointer in sleep.S. | 
|  | 226 | */ | 
| Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 227 | enum { | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 228 | SLEEP_SAVE_PSTR, | 
| Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 229 | SLEEP_SAVE_COUNT | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 230 | }; | 
|  | 231 |  | 
|  | 232 |  | 
|  | 233 | static void pxa25x_cpu_pm_save(unsigned long *sleep_save) | 
|  | 234 | { | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 235 | SAVE(PSTR); | 
|  | 236 | } | 
|  | 237 |  | 
|  | 238 | static void pxa25x_cpu_pm_restore(unsigned long *sleep_save) | 
|  | 239 | { | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 240 | RESTORE(PSTR); | 
|  | 241 | } | 
|  | 242 |  | 
|  | 243 | static void pxa25x_cpu_pm_enter(suspend_state_t state) | 
| Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 244 | { | 
| Russell King | dc38e2a | 2008-05-08 16:50:39 +0100 | [diff] [blame] | 245 | /* Clear reset status */ | 
|  | 246 | RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; | 
|  | 247 |  | 
| Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 248 | switch (state) { | 
|  | 249 | case PM_SUSPEND_MEM: | 
| Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 250 | cpu_suspend(PWRMODE_SLEEP, pxa25x_finish_suspend); | 
| Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 251 | break; | 
|  | 252 | } | 
|  | 253 | } | 
| Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 254 |  | 
| Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 255 | static int pxa25x_cpu_pm_prepare(void) | 
|  | 256 | { | 
|  | 257 | /* set resume return address */ | 
| Russell King | 4f5ad99 | 2011-02-06 17:41:26 +0000 | [diff] [blame] | 258 | PSPR = virt_to_phys(cpu_resume); | 
| Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 259 | return 0; | 
|  | 260 | } | 
|  | 261 |  | 
|  | 262 | static void pxa25x_cpu_pm_finish(void) | 
|  | 263 | { | 
|  | 264 | /* ensure not to come back here if it wasn't intended */ | 
|  | 265 | PSPR = 0; | 
|  | 266 | } | 
|  | 267 |  | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 268 | static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = { | 
| Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 269 | .save_count	= SLEEP_SAVE_COUNT, | 
| Rafael J. Wysocki | 26398a7 | 2007-10-18 03:04:40 -0700 | [diff] [blame] | 270 | .valid		= suspend_valid_only_mem, | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 271 | .save		= pxa25x_cpu_pm_save, | 
|  | 272 | .restore	= pxa25x_cpu_pm_restore, | 
|  | 273 | .enter		= pxa25x_cpu_pm_enter, | 
| Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 274 | .prepare	= pxa25x_cpu_pm_prepare, | 
|  | 275 | .finish		= pxa25x_cpu_pm_finish, | 
| Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 276 | }; | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 277 |  | 
|  | 278 | static void __init pxa25x_init_pm(void) | 
|  | 279 | { | 
|  | 280 | pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns; | 
|  | 281 | } | 
| eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 282 | #else | 
|  | 283 | static inline void pxa25x_init_pm(void) {} | 
| Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 284 | #endif | 
| Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 285 |  | 
| eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 286 | /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm | 
|  | 287 | */ | 
|  | 288 |  | 
| Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 289 | static int pxa25x_set_wake(struct irq_data *d, unsigned int on) | 
| eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 290 | { | 
| Haojian Zhuang | 4929f5a | 2011-10-10 16:03:51 +0800 | [diff] [blame] | 291 | int gpio = pxa_irq_to_gpio(d->irq); | 
| eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 292 | uint32_t mask = 0; | 
| eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 293 |  | 
| eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 294 | if (gpio >= 0 && gpio < 85) | 
|  | 295 | return gpio_set_wake(gpio, on); | 
| eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 296 |  | 
| Lennert Buytenhek | a3f4c92 | 2010-11-29 11:18:26 +0100 | [diff] [blame] | 297 | if (d->irq == IRQ_RTCAlrm) { | 
| eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 298 | mask = PWER_RTC; | 
|  | 299 | goto set_pwer; | 
|  | 300 | } | 
|  | 301 |  | 
|  | 302 | return -EINVAL; | 
|  | 303 |  | 
|  | 304 | set_pwer: | 
|  | 305 | if (on) | 
|  | 306 | PWER |= mask; | 
|  | 307 | else | 
|  | 308 | PWER &=~mask; | 
|  | 309 |  | 
|  | 310 | return 0; | 
|  | 311 | } | 
|  | 312 |  | 
| Eric Miao | cd49104 | 2007-06-22 04:14:09 +0100 | [diff] [blame] | 313 | void __init pxa25x_init_irq(void) | 
|  | 314 | { | 
| eric miao | b9e25ac | 2008-03-04 14:19:58 +0800 | [diff] [blame] | 315 | pxa_init_irq(32, pxa25x_set_wake); | 
| Eric Miao | cd49104 | 2007-06-22 04:14:09 +0100 | [diff] [blame] | 316 | } | 
|  | 317 |  | 
| Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 318 | #ifdef CONFIG_CPU_PXA26x | 
|  | 319 | void __init pxa26x_init_irq(void) | 
|  | 320 | { | 
|  | 321 | pxa_init_irq(32, pxa25x_set_wake); | 
| Eric Miao | 067455a | 2008-11-26 18:12:04 +0800 | [diff] [blame] | 322 | } | 
|  | 323 | #endif | 
|  | 324 |  | 
| Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 325 | static struct map_desc pxa25x_io_desc[] __initdata = { | 
|  | 326 | {	/* Mem Ctl */ | 
| Arnd Bergmann | 97b09da | 2011-10-01 22:03:45 +0200 | [diff] [blame] | 327 | .virtual	= (unsigned long)SMEMC_VIRT, | 
| Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 328 | .pfn		= __phys_to_pfn(PXA2XX_SMEMC_BASE), | 
| Marek Vasut | 851982c | 2010-10-11 02:20:19 +0200 | [diff] [blame] | 329 | .length		= 0x00200000, | 
|  | 330 | .type		= MT_DEVICE | 
|  | 331 | }, | 
|  | 332 | }; | 
|  | 333 |  | 
|  | 334 | void __init pxa25x_map_io(void) | 
|  | 335 | { | 
|  | 336 | pxa_map_io(); | 
|  | 337 | iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc)); | 
|  | 338 | pxa25x_get_clk_frequency_khz(1); | 
|  | 339 | } | 
|  | 340 |  | 
| Russell King | 34f3231 | 2007-05-15 10:39:49 +0100 | [diff] [blame] | 341 | static struct platform_device *pxa25x_devices[] __initdata = { | 
| Philipp Zabel | 7a85762 | 2008-06-22 23:36:39 +0100 | [diff] [blame] | 342 | &pxa25x_device_udc, | 
| Eric Miao | 09a5358 | 2010-06-14 00:43:00 +0800 | [diff] [blame] | 343 | &pxa_device_pmu, | 
| Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 344 | &pxa_device_i2s, | 
| Robert Jarzmik | 7249314 | 2008-11-13 23:50:56 +0100 | [diff] [blame] | 345 | &sa1100_device_rtc, | 
| eric miao | d8e0db1 | 2007-12-10 17:54:36 +0800 | [diff] [blame] | 346 | &pxa25x_device_ssp, | 
|  | 347 | &pxa25x_device_nssp, | 
|  | 348 | &pxa25x_device_assp, | 
| eric miao | 75540c1 | 2008-04-13 21:44:04 +0100 | [diff] [blame] | 349 | &pxa25x_device_pwm0, | 
|  | 350 | &pxa25x_device_pwm1, | 
| Dmitry Eremin-Solenikov | ea73e75 | 2011-02-23 02:29:09 +0300 | [diff] [blame] | 351 | &pxa_device_asoc_platform, | 
| Russell King | 34f3231 | 2007-05-15 10:39:49 +0100 | [diff] [blame] | 352 | }; | 
|  | 353 |  | 
| Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 354 | static int __init pxa25x_init(void) | 
|  | 355 | { | 
| Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 356 | int ret = 0; | 
| Eric Miao | f53f066 | 2007-06-22 05:40:17 +0100 | [diff] [blame] | 357 |  | 
| Eric Miao | 0ffcbfd | 2008-09-11 10:27:30 +0800 | [diff] [blame] | 358 | if (cpu_is_pxa25x()) { | 
| Eric Miao | 04fef22 | 2008-07-29 14:26:00 +0800 | [diff] [blame] | 359 |  | 
|  | 360 | reset_status = RCSR; | 
|  | 361 |  | 
| Russell King | 0a0300d | 2010-01-12 12:28:00 +0000 | [diff] [blame] | 362 | clkdev_add_table(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs)); | 
| Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 363 |  | 
| Eric Miao | fef1f99 | 2009-01-02 16:26:33 +0800 | [diff] [blame] | 364 | if ((ret = pxa_init_dma(IRQ_DMA, 16))) | 
| Eric Miao | f53f066 | 2007-06-22 05:40:17 +0100 | [diff] [blame] | 365 | return ret; | 
| eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 366 |  | 
| Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 367 | pxa25x_init_pm(); | 
| eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 368 |  | 
| Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 369 | register_syscore_ops(&pxa_irq_syscore_ops); | 
|  | 370 | register_syscore_ops(&pxa2xx_mfp_syscore_ops); | 
|  | 371 | register_syscore_ops(&pxa_gpio_syscore_ops); | 
|  | 372 | register_syscore_ops(&pxa2xx_clock_syscore_ops); | 
| eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 373 |  | 
| Russell King | 34f3231 | 2007-05-15 10:39:49 +0100 | [diff] [blame] | 374 | ret = platform_add_devices(pxa25x_devices, | 
|  | 375 | ARRAY_SIZE(pxa25x_devices)); | 
| eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 376 | if (ret) | 
|  | 377 | return ret; | 
| Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 378 | } | 
| eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 379 |  | 
| Eric Miao | 2b12797 | 2008-09-11 10:25:59 +0800 | [diff] [blame] | 380 | /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */ | 
| Russell King | cc155c6 | 2009-11-09 13:34:08 +0800 | [diff] [blame] | 381 | if (cpu_is_pxa255()) | 
| Russell King | 0a0300d | 2010-01-12 12:28:00 +0000 | [diff] [blame] | 382 | clkdev_add(&pxa25x_hwuart_clkreg); | 
| Russell King | 34f3231 | 2007-05-15 10:39:49 +0100 | [diff] [blame] | 383 |  | 
|  | 384 | return ret; | 
| Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 385 | } | 
|  | 386 |  | 
| Russell King | 1c104e0 | 2008-04-19 10:59:24 +0100 | [diff] [blame] | 387 | postcore_initcall(pxa25x_init); |