blob: 8385387c49cd4b8fcc7c5aa7093721d4e172cb9a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
43 * driver the list of errata that are relevant is below.going back to
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
94
95#define DRV_NAME "ata_piix"
Jeff Garzik669a5db2006-08-29 18:12:40 -040096#define DRV_VERSION "2.00ac6"
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98enum {
99 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
100 ICH5_PMR = 0x90, /* port mapping register */
101 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400102 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Tejun Heo219e6212006-03-05 14:28:51 +0900104 PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109 /* combined mode. if set, PATA is channel 0.
110 * if clear, PATA is channel 1.
111 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700112 PIIX_PORT_ENABLED = (1 << 0),
113 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 PIIX_80C_PRI = (1 << 5) | (1 << 4),
116 PIIX_80C_SEC = (1 << 7) | (1 << 6),
117
Tejun Heo1d076e52006-03-01 01:25:39 +0900118 /* controller IDs */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400119 piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
120 ich_pata_33 = 1, /* ICH up to UDMA 33 only */
121 ich_pata_66 = 2, /* ICH up to 66 Mhz */
122 ich_pata_100 = 3, /* ICH up to UDMA 100 */
123 ich_pata_133 = 4, /* ICH up to UDMA 133 */
124 ich5_sata = 5,
125 esb_sata = 6,
126 ich6_sata = 7,
127 ich6_sata_ahci = 8,
128 ich6m_sata_ahci = 9,
Tejun Heoc6446a42006-10-09 13:23:58 +0900129 ich8_sata_ahci = 10,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400130
Tejun Heod33f58b2006-03-01 01:25:39 +0900131 /* constants for mapping table */
132 P0 = 0, /* port 0 */
133 P1 = 1, /* port 1 */
134 P2 = 2, /* port 2 */
135 P3 = 3, /* port 3 */
136 IDE = -1, /* IDE */
137 NA = -2, /* not avaliable */
138 RV = -3, /* reserved */
139
Greg Felix7b6dbd62005-07-28 15:54:15 -0400140 PIIX_AHCI_DEVICE = 6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
Tejun Heod33f58b2006-03-01 01:25:39 +0900143struct piix_map_db {
144 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400145 const u16 port_enable;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400146 const int present_shift;
Tejun Heod33f58b2006-03-01 01:25:39 +0900147 const int map[][4];
148};
149
Tejun Heod96715c2006-06-29 01:58:28 +0900150struct piix_host_priv {
151 const int *map;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400152 const struct piix_map_db *map_db;
Tejun Heod96715c2006-06-29 01:58:28 +0900153};
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155static int piix_init_one (struct pci_dev *pdev,
156 const struct pci_device_id *ent);
Jeff Garzikcca39742006-08-24 03:19:22 -0400157static void piix_host_stop(struct ata_host *host);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400158static void piix_pata_error_handler(struct ata_port *ap);
159static void ich_pata_error_handler(struct ata_port *ap);
160static void piix_sata_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
162static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400163static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165static unsigned int in_module_init = 1;
166
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500167static const struct pci_device_id piix_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168#ifdef ATA_ENABLE_PATA
Jeff Garzik669a5db2006-08-29 18:12:40 -0400169 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
170 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
Jens Axboef8332292006-10-31 09:31:37 +0100171 { 0x8086, 0x7110, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
173 { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
174 { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
175 /* Intel PIIX4 */
176 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
177 /* Intel PIIX4 */
178 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
179 /* Intel PIIX */
180 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 /* Intel ICH (i810, i815, i840) UDMA 66*/
182 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
183 /* Intel ICH0 : UDMA 33*/
184 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
185 /* Intel ICH2M */
186 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
187 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
188 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
189 /* Intel ICH3M */
190 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191 /* Intel ICH3 (E7500/1) UDMA 100 */
192 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
194 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
196 /* Intel ICH5 */
197 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
198 /* C-ICH (i810E2) */
199 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400200 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400201 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202 /* ICH6 (and 6) (i915) UDMA 100 */
203 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
204 /* ICH7/7-R (i945, i975) UDMA 100*/
205 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
206 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#endif
208
209 /* NOTE: The following PCI ids must be kept in sync with the
210 * list in drivers/pci/quirks.c.
211 */
212
Tejun Heo1d076e52006-03-01 01:25:39 +0900213 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900215 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900217 /* 6300ESB (ICH5 variant with broken PCS present bits) */
218 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
219 /* 6300ESB pretending RAID */
220 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
221 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900223 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500224 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900225 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
226 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
227 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500228 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900229 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900230 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900231 /* Enterprise Southbridge 2 (where's the datasheet?) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500232 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900233 /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400234 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900235 /* SATA Controller 2 IDE (ICH8, ditto) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400236 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900237 /* Mobile SATA Controller IDE (ICH8M, ditto) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400238 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240 { } /* terminate list */
241};
242
243static struct pci_driver piix_pci_driver = {
244 .name = DRV_NAME,
245 .id_table = piix_pci_tbl,
246 .probe = piix_init_one,
247 .remove = ata_pci_remove_one,
Jens Axboe9b847542006-01-06 09:28:07 +0100248 .suspend = ata_pci_device_suspend,
249 .resume = ata_pci_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250};
251
Jeff Garzik193515d2005-11-07 00:59:37 -0500252static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .module = THIS_MODULE,
254 .name = DRV_NAME,
255 .ioctl = ata_scsi_ioctl,
256 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .can_queue = ATA_DEF_QUEUE,
258 .this_id = ATA_SHT_THIS_ID,
259 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
261 .emulated = ATA_SHT_EMULATED,
262 .use_clustering = ATA_SHT_USE_CLUSTERING,
263 .proc_name = DRV_NAME,
264 .dma_boundary = ATA_DMA_BOUNDARY,
265 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900266 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .bios_param = ata_std_bios_param,
Jens Axboe9b847542006-01-06 09:28:07 +0100268 .resume = ata_scsi_device_resume,
269 .suspend = ata_scsi_device_suspend,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270};
271
Jeff Garzik057ace52005-10-22 14:27:05 -0400272static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 .port_disable = ata_port_disable,
274 .set_piomode = piix_set_piomode,
275 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800276 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 .tf_load = ata_tf_load,
279 .tf_read = ata_tf_read,
280 .check_status = ata_check_status,
281 .exec_command = ata_exec_command,
282 .dev_select = ata_std_dev_select,
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .bmdma_setup = ata_bmdma_setup,
285 .bmdma_start = ata_bmdma_start,
286 .bmdma_stop = ata_bmdma_stop,
287 .bmdma_status = ata_bmdma_status,
288 .qc_prep = ata_qc_prep,
289 .qc_issue = ata_qc_issue_prot,
Albert Lee89bad582006-05-26 13:49:18 +0800290 .data_xfer = ata_pio_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Tejun Heo3f037db2006-05-15 20:58:25 +0900292 .freeze = ata_bmdma_freeze,
293 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900294 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900295 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 .irq_handler = ata_interrupt,
298 .irq_clear = ata_bmdma_irq_clear,
299
300 .port_start = ata_port_start,
301 .port_stop = ata_port_stop,
Tejun Heod96715c2006-06-29 01:58:28 +0900302 .host_stop = piix_host_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303};
304
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305static const struct ata_port_operations ich_pata_ops = {
306 .port_disable = ata_port_disable,
307 .set_piomode = piix_set_piomode,
308 .set_dmamode = ich_set_dmamode,
309 .mode_filter = ata_pci_default_filter,
310
311 .tf_load = ata_tf_load,
312 .tf_read = ata_tf_read,
313 .check_status = ata_check_status,
314 .exec_command = ata_exec_command,
315 .dev_select = ata_std_dev_select,
316
317 .bmdma_setup = ata_bmdma_setup,
318 .bmdma_start = ata_bmdma_start,
319 .bmdma_stop = ata_bmdma_stop,
320 .bmdma_status = ata_bmdma_status,
321 .qc_prep = ata_qc_prep,
322 .qc_issue = ata_qc_issue_prot,
323 .data_xfer = ata_pio_data_xfer,
324
325 .freeze = ata_bmdma_freeze,
326 .thaw = ata_bmdma_thaw,
327 .error_handler = ich_pata_error_handler,
328 .post_internal_cmd = ata_bmdma_post_internal_cmd,
329
330 .irq_handler = ata_interrupt,
331 .irq_clear = ata_bmdma_irq_clear,
332
333 .port_start = ata_port_start,
334 .port_stop = ata_port_stop,
335 .host_stop = ata_host_stop,
336};
337
Jeff Garzik057ace52005-10-22 14:27:05 -0400338static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 .port_disable = ata_port_disable,
340
341 .tf_load = ata_tf_load,
342 .tf_read = ata_tf_read,
343 .check_status = ata_check_status,
344 .exec_command = ata_exec_command,
345 .dev_select = ata_std_dev_select,
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .bmdma_setup = ata_bmdma_setup,
348 .bmdma_start = ata_bmdma_start,
349 .bmdma_stop = ata_bmdma_stop,
350 .bmdma_status = ata_bmdma_status,
351 .qc_prep = ata_qc_prep,
352 .qc_issue = ata_qc_issue_prot,
Albert Lee89bad582006-05-26 13:49:18 +0800353 .data_xfer = ata_pio_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Tejun Heo3f037db2006-05-15 20:58:25 +0900355 .freeze = ata_bmdma_freeze,
356 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900357 .error_handler = piix_sata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900358 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 .irq_handler = ata_interrupt,
361 .irq_clear = ata_bmdma_irq_clear,
362
363 .port_start = ata_port_start,
364 .port_stop = ata_port_stop,
Tejun Heod96715c2006-06-29 01:58:28 +0900365 .host_stop = piix_host_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Tejun Heod96715c2006-06-29 01:58:28 +0900368static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900369 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400370 .port_enable = 0x3,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400371 .present_shift = 4,
Tejun Heod33f58b2006-03-01 01:25:39 +0900372 .map = {
373 /* PM PS SM SS MAP */
374 { P0, NA, P1, NA }, /* 000b */
375 { P1, NA, P0, NA }, /* 001b */
376 { RV, RV, RV, RV },
377 { RV, RV, RV, RV },
378 { P0, P1, IDE, IDE }, /* 100b */
379 { P1, P0, IDE, IDE }, /* 101b */
380 { IDE, IDE, P0, P1 }, /* 110b */
381 { IDE, IDE, P1, P0 }, /* 111b */
382 },
383};
384
Tejun Heod96715c2006-06-29 01:58:28 +0900385static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900386 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400387 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400388 .present_shift = 4,
Tejun Heod33f58b2006-03-01 01:25:39 +0900389 .map = {
390 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900391 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900392 { IDE, IDE, P1, P3 }, /* 01b */
393 { P0, P2, IDE, IDE }, /* 10b */
394 { RV, RV, RV, RV },
395 },
396};
397
Tejun Heod96715c2006-06-29 01:58:28 +0900398static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900399 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400400 .port_enable = 0x5,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400401 .present_shift = 4,
Tejun Heo67083742006-09-11 06:29:03 +0900402
403 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900404 * it anyway. MAP 01b have been spotted on both ICH6M and
405 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900406 */
407 .map = {
408 /* PM PS SM SS MAP */
409 { P0, P2, RV, RV }, /* 00b */
410 { IDE, IDE, P1, P3 }, /* 01b */
411 { P0, P2, IDE, IDE }, /* 10b */
412 { RV, RV, RV, RV },
413 },
414};
415
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400416static const struct piix_map_db ich8_map_db = {
417 .mask = 0x3,
418 .port_enable = 0x3,
419 .present_shift = 8,
420 .map = {
421 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700422 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400423 { RV, RV, RV, RV },
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700424 { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400425 { RV, RV, RV, RV },
426 },
427};
428
Tejun Heod96715c2006-06-29 01:58:28 +0900429static const struct piix_map_db *piix_map_db_table[] = {
430 [ich5_sata] = &ich5_map_db,
431 [esb_sata] = &ich5_map_db,
432 [ich6_sata] = &ich6_map_db,
433 [ich6_sata_ahci] = &ich6_map_db,
434 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400435 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900436};
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438static struct ata_port_info piix_port_info[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439 /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900440 {
441 .sht = &piix_sht,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400442 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
Tejun Heo1d076e52006-03-01 01:25:39 +0900443 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400444 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900445 .udma_mask = ATA_UDMA_MASK_40C,
446 .port_ops = &piix_pata_ops,
447 },
448
Jeff Garzik669a5db2006-08-29 18:12:40 -0400449 /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 {
451 .sht = &piix_sht,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400452 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
453 .pio_mask = 0x1f, /* pio 0-4 */
454 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
455 .udma_mask = ATA_UDMA2, /* UDMA33 */
456 .port_ops = &ich_pata_ops,
457 },
458 /* ich_pata_66: 2 ICH controllers up to 66MHz */
459 {
460 .sht = &piix_sht,
461 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
462 .pio_mask = 0x1f, /* pio 0-4 */
463 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
464 .udma_mask = ATA_UDMA4,
465 .port_ops = &ich_pata_ops,
466 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400467
Jeff Garzik669a5db2006-08-29 18:12:40 -0400468 /* ich_pata_100: 3 */
469 {
470 .sht = &piix_sht,
471 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400474 .udma_mask = ATA_UDMA5, /* udma0-5 */
475 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 },
477
Jeff Garzik669a5db2006-08-29 18:12:40 -0400478 /* ich_pata_133: 4 ICH with full UDMA6 */
479 {
480 .sht = &piix_sht,
481 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
482 .pio_mask = 0x1f, /* pio 0-4 */
483 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
484 .udma_mask = ATA_UDMA6, /* UDMA133 */
485 .port_ops = &ich_pata_ops,
486 },
487
488 /* ich5_sata: 5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 {
490 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400491 .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
Tejun Heof3745a3f2006-08-22 21:06:46 +0900492 PIIX_FLAG_IGNORE_PCS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 .pio_mask = 0x1f, /* pio0-4 */
494 .mwdma_mask = 0x07, /* mwdma0-2 */
495 .udma_mask = 0x7f, /* udma0-6 */
496 .port_ops = &piix_sata_ops,
497 },
498
Jeff Garzik669a5db2006-08-29 18:12:40 -0400499 /* i6300esb_sata: 6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 {
501 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400502 .flags = ATA_FLAG_SATA |
Tejun Heo219e6212006-03-05 14:28:51 +0900503 PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 .pio_mask = 0x1f, /* pio0-4 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900505 .mwdma_mask = 0x07, /* mwdma0-2 */
506 .udma_mask = 0x7f, /* udma0-6 */
507 .port_ops = &piix_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 },
509
Jeff Garzik669a5db2006-08-29 18:12:40 -0400510 /* ich6_sata: 7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 {
512 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400513 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900514 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 .pio_mask = 0x1f, /* pio0-4 */
516 .mwdma_mask = 0x07, /* mwdma0-2 */
517 .udma_mask = 0x7f, /* udma0-6 */
518 .port_ops = &piix_sata_ops,
519 },
520
Jeff Garzikdd1dc802006-09-11 08:54:55 -0400521 /* ich6_sata_ahci: 8 */
Jason Gastonc368ca42005-04-16 15:24:44 -0700522 {
523 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400524 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900525 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
526 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700527 .pio_mask = 0x1f, /* pio0-4 */
528 .mwdma_mask = 0x07, /* mwdma0-2 */
529 .udma_mask = 0x7f, /* udma0-6 */
530 .port_ops = &piix_sata_ops,
531 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900532
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533 /* ich6m_sata_ahci: 9 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900534 {
535 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400536 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900537 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
538 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900539 .pio_mask = 0x1f, /* pio0-4 */
540 .mwdma_mask = 0x07, /* mwdma0-2 */
541 .udma_mask = 0x7f, /* udma0-6 */
542 .port_ops = &piix_sata_ops,
543 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400544
Tejun Heoc6446a42006-10-09 13:23:58 +0900545 /* ich8_sata_ahci: 10 */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400546 {
547 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400548 .flags = ATA_FLAG_SATA |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400549 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
550 PIIX_FLAG_AHCI,
551 .pio_mask = 0x1f, /* pio0-4 */
552 .mwdma_mask = 0x07, /* mwdma0-2 */
553 .udma_mask = 0x7f, /* udma0-6 */
554 .port_ops = &piix_sata_ops,
555 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557};
558
559static struct pci_bits piix_enable_bits[] = {
560 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
561 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
562};
563
564MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
565MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
566MODULE_LICENSE("GPL");
567MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
568MODULE_VERSION(DRV_VERSION);
569
Tejun Heo9dd9c162006-08-22 21:15:58 +0900570static int force_pcs = 0;
571module_param(force_pcs, int, 0444);
572MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
573 "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575/**
576 * piix_pata_cbl_detect - Probe host controller cable detect info
577 * @ap: Port for which cable detect info is desired
578 *
579 * Read 80c cable indicator from ATA PCI device's PCI config
580 * register. This register is normally set by firmware (BIOS).
581 *
582 * LOCKING:
583 * None (inherited from caller).
584 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400585
586static void ich_pata_cbl_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Jeff Garzikcca39742006-08-24 03:19:22 -0400588 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 u8 tmp, mask;
590
591 /* no 80c support in host controller? */
592 if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
593 goto cbl40;
594
595 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900596 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
598 if ((tmp & mask) == 0)
599 goto cbl40;
600
601 ap->cbl = ATA_CBL_PATA80;
602 return;
603
604cbl40:
605 ap->cbl = ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
608/**
Tejun Heoccc46722006-05-31 18:28:14 +0900609 * piix_pata_prereset - prereset for PATA host controller
Tejun Heo573db6b2006-02-15 15:01:42 +0900610 * @ap: Target port
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 *
613 * LOCKING:
614 * None (inherited from caller).
615 */
Tejun Heoccc46722006-05-31 18:28:14 +0900616static int piix_pata_prereset(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617{
Jeff Garzikcca39742006-08-24 03:19:22 -0400618 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Alan Coxc9619222006-09-26 17:53:38 +0100620 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
621 return -ENOENT;
622
Jeff Garzik669a5db2006-08-29 18:12:40 -0400623 ap->cbl = ATA_CBL_PATA40;
Tejun Heoccc46722006-05-31 18:28:14 +0900624 return ata_std_prereset(ap);
625}
626
627static void piix_pata_error_handler(struct ata_port *ap)
628{
629 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
630 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
Jeff Garzik669a5db2006-08-29 18:12:40 -0400633
634/**
635 * ich_pata_prereset - prereset for PATA host controller
636 * @ap: Target port
637 *
638 *
639 * LOCKING:
640 * None (inherited from caller).
641 */
642static int ich_pata_prereset(struct ata_port *ap)
643{
644 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
645
646 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
647 ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
648 ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
649 return 0;
650 }
651
652 ich_pata_cbl_detect(ap);
653
654 return ata_std_prereset(ap);
655}
656
657static void ich_pata_error_handler(struct ata_port *ap)
658{
659 ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
660 ata_std_postreset);
661}
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663/**
Tejun Heof1a58ec2006-08-20 17:56:38 +0900664 * piix_sata_present_mask - determine present mask for SATA host controller
Tejun Heoccc46722006-05-31 18:28:14 +0900665 * @ap: Target port
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 *
Tejun Heof1a58ec2006-08-20 17:56:38 +0900667 * Reads SATA PCI device's PCI config register Port Configuration
668 * and Status (PCS) to determine port and device availability.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 *
670 * LOCKING:
671 * None (inherited from caller).
672 *
673 * RETURNS:
Tejun Heof1a58ec2006-08-20 17:56:38 +0900674 * determined present_mask
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 */
Tejun Heof1a58ec2006-08-20 17:56:38 +0900676static unsigned int piix_sata_present_mask(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677{
Jeff Garzikcca39742006-08-24 03:19:22 -0400678 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
679 struct piix_host_priv *hpriv = ap->host->private_data;
Tejun Heod96715c2006-06-29 01:58:28 +0900680 const unsigned int *map = hpriv->map;
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900681 int base = 2 * ap->port_no;
Tejun Heof1a58ec2006-08-20 17:56:38 +0900682 unsigned int present_mask = 0;
Tejun Heod133eca2006-03-01 01:25:39 +0900683 int port, i;
Jeff Garzikea35d292006-07-11 11:48:50 -0400684 u16 pcs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Jeff Garzikea35d292006-07-11 11:48:50 -0400686 pci_read_config_word(pdev, ICH5_PCS, &pcs);
Tejun Heod133eca2006-03-01 01:25:39 +0900687 DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Tejun Heod133eca2006-03-01 01:25:39 +0900689 for (i = 0; i < 2; i++) {
690 port = map[base + i];
691 if (port < 0)
692 continue;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400693 if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
694 (pcs & 1 << (hpriv->map_db->present_shift + port)))
Tejun Heof1a58ec2006-08-20 17:56:38 +0900695 present_mask |= 1 << i;
Tejun Heod133eca2006-03-01 01:25:39 +0900696 }
697
Tejun Heof1a58ec2006-08-20 17:56:38 +0900698 DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
699 ap->id, pcs, present_mask);
Tejun Heod133eca2006-03-01 01:25:39 +0900700
Tejun Heof1a58ec2006-08-20 17:56:38 +0900701 return present_mask;
702}
703
704/**
705 * piix_sata_softreset - reset SATA host port via ATA SRST
706 * @ap: port to reset
707 * @classes: resulting classes of attached devices
708 *
709 * Reset SATA host port via ATA SRST. On controllers with
710 * reliable PCS present bits, the bits are used to determine
711 * device presence.
712 *
713 * LOCKING:
714 * Kernel thread context (may sleep)
715 *
716 * RETURNS:
717 * 0 on success, -errno otherwise.
718 */
719static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
720{
721 unsigned int present_mask;
722 int i, rc;
723
724 present_mask = piix_sata_present_mask(ap);
725
726 rc = ata_std_softreset(ap, classes);
727 if (rc)
728 return rc;
729
730 for (i = 0; i < ATA_MAX_DEVICES; i++) {
731 if (!(present_mask & (1 << i)))
732 classes[i] = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 }
734
Tejun Heof1a58ec2006-08-20 17:56:38 +0900735 return 0;
Tejun Heoccc46722006-05-31 18:28:14 +0900736}
737
738static void piix_sata_error_handler(struct ata_port *ap)
739{
Tejun Heof1a58ec2006-08-20 17:56:38 +0900740 ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
Tejun Heoccc46722006-05-31 18:28:14 +0900741 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742}
743
744/**
745 * piix_set_piomode - Initialize host controller PATA PIO timings
746 * @ap: Port whose timings we are configuring
747 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 *
749 * Set PIO mode for device, in host controller PCI config space.
750 *
751 * LOCKING:
752 * None (inherited from caller).
753 */
754
755static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
756{
757 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400758 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900760 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned int slave_port = 0x44;
762 u16 master_data;
763 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400764 u8 udma_enable;
765 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400766
Jeff Garzik669a5db2006-08-29 18:12:40 -0400767 /*
768 * See Intel Document 298600-004 for the timing programing rules
769 * for ICH controllers.
770 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 static const /* ISP RTC */
773 u8 timings[][2] = { { 0, 0 },
774 { 0, 0 },
775 { 1, 0 },
776 { 2, 1 },
777 { 2, 3 }, };
778
Jeff Garzik669a5db2006-08-29 18:12:40 -0400779 if (pio >= 2)
780 control |= 1; /* TIME1 enable */
781 if (ata_pio_need_iordy(adev))
782 control |= 2; /* IE enable */
783
Jeff Garzik85cd7252006-08-31 00:03:49 -0400784 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 if (adev->class == ATA_DEV_ATA)
786 control |= 4; /* PPE enable */
787
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 pci_read_config_word(dev, master_port, &master_data);
789 if (is_slave) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400790 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400792 /* enable PPE1, IE1 and TIME1 as needed */
793 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900795 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400796 /* Load the timing nibble for this slave */
797 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799 /* Master keeps the bits in a different format */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 master_data &= 0xccf8;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400801 /* Enable PPE, IE and TIME as appropriate */
802 master_data |= control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 master_data |=
804 (timings[pio][0] << 12) |
805 (timings[pio][1] << 8);
806 }
807 pci_write_config_word(dev, master_port, master_data);
808 if (is_slave)
809 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400810
811 /* Ensure the UDMA bit is off - it will be turned back on if
812 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400813
Jeff Garzik669a5db2006-08-29 18:12:40 -0400814 if (ap->udma_mask) {
815 pci_read_config_byte(dev, 0x48, &udma_enable);
816 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
817 pci_write_config_byte(dev, 0x48, udma_enable);
818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819}
820
821/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200826 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 *
828 * Set UDMA mode for device, in host controller PCI config space.
829 *
830 * LOCKING:
831 * None (inherited from caller).
832 */
833
Jeff Garzik669a5db2006-08-29 18:12:40 -0400834static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835{
Jeff Garzikcca39742006-08-24 03:19:22 -0400836 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400837 u8 master_port = ap->port_no ? 0x42 : 0x40;
838 u16 master_data;
839 u8 speed = adev->dma_mode;
840 int devid = adev->devno + 2 * ap->port_no;
841 u8 udma_enable;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400842
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 static const /* ISP RTC */
844 u8 timings[][2] = { { 0, 0 },
845 { 0, 0 },
846 { 1, 0 },
847 { 2, 1 },
848 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 pci_read_config_word(dev, master_port, &master_data);
851 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400854 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
855 u16 udma_timing;
856 u16 ideconf;
857 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400858
Jeff Garzik669a5db2006-08-29 18:12:40 -0400859 /*
860 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400861 * selection of dividers
862 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400863 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400864 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400865 */
866 u_speed = min(2 - (udma & 1), udma);
867 if (udma == 5)
868 u_clock = 0x1000; /* 100Mhz */
869 else if (udma > 2)
870 u_clock = 1; /* 66Mhz */
871 else
872 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400873
Jeff Garzik669a5db2006-08-29 18:12:40 -0400874 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400875
Jeff Garzik669a5db2006-08-29 18:12:40 -0400876 /* Load the CT/RP selection */
877 pci_read_config_word(dev, 0x4A, &udma_timing);
878 udma_timing &= ~(3 << (4 * devid));
879 udma_timing |= u_speed << (4 * devid);
880 pci_write_config_word(dev, 0x4A, udma_timing);
881
Jeff Garzik85cd7252006-08-31 00:03:49 -0400882 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400883 /* Select a 33/66/100Mhz clock */
884 pci_read_config_word(dev, 0x54, &ideconf);
885 ideconf &= ~(0x1001 << devid);
886 ideconf |= u_clock << devid;
887 /* For ICH or later we should set bit 10 for better
888 performance (WR_PingPong_En) */
889 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400892 /*
893 * MWDMA is driven by the PIO timings. We must also enable
894 * IORDY unconditionally along with TIME1. PPE has already
895 * been set when the PIO timing was set.
896 */
897 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
898 unsigned int control;
899 u8 slave_data;
900 const unsigned int needed_pio[3] = {
901 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
902 };
903 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400904
Jeff Garzik669a5db2006-08-29 18:12:40 -0400905 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400906
Jeff Garzik669a5db2006-08-29 18:12:40 -0400907 /* If the drive MWDMA is faster than it can do PIO then
908 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400909
Jeff Garzik669a5db2006-08-29 18:12:40 -0400910 if (adev->pio_mode < needed_pio[mwdma])
911 /* Enable DMA timing only */
912 control |= 8; /* PIO cycles in PIO0 */
913
914 if (adev->devno) { /* Slave */
915 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
916 master_data |= control << 4;
917 pci_read_config_byte(dev, 0x44, &slave_data);
918 slave_data &= (0x0F + 0xE1 * ap->port_no);
919 /* Load the matching timing */
920 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
921 pci_write_config_byte(dev, 0x44, slave_data);
922 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400923 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400924 and master timing bits */
925 master_data |= control;
926 master_data |=
927 (timings[pio][0] << 12) |
928 (timings[pio][1] << 8);
929 }
930 udma_enable &= ~(1 << devid);
931 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400933 /* Don't scribble on 0x48 if the controller does not support UDMA */
934 if (ap->udma_mask)
935 pci_write_config_byte(dev, 0x48, udma_enable);
936}
937
938/**
939 * piix_set_dmamode - Initialize host controller PATA DMA timings
940 * @ap: Port whose timings we are configuring
941 * @adev: um
942 *
943 * Set MW/UDMA mode for device, in host controller PCI config space.
944 *
945 * LOCKING:
946 * None (inherited from caller).
947 */
948
949static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
950{
951 do_pata_set_dmamode(ap, adev, 0);
952}
953
954/**
955 * ich_set_dmamode - Initialize host controller PATA DMA timings
956 * @ap: Port whose timings we are configuring
957 * @adev: um
958 *
959 * Set MW/UDMA mode for device, in host controller PCI config space.
960 *
961 * LOCKING:
962 * None (inherited from caller).
963 */
964
965static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
966{
967 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970#define AHCI_PCI_BAR 5
971#define AHCI_GLOBAL_CTL 0x04
972#define AHCI_ENABLE (1 << 31)
973static int piix_disable_ahci(struct pci_dev *pdev)
974{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400975 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 u32 tmp;
977 int rc = 0;
978
979 /* BUG: pci_enable_device has not yet been called. This
980 * works because this device is usually set up by BIOS.
981 */
982
Jeff Garzik374b1872005-08-30 05:42:52 -0400983 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
984 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -0400986
Jeff Garzik374b1872005-08-30 05:42:52 -0400987 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 if (!mmio)
989 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -0400990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 tmp = readl(mmio + AHCI_GLOBAL_CTL);
992 if (tmp & AHCI_ENABLE) {
993 tmp &= ~AHCI_ENABLE;
994 writel(tmp, mmio + AHCI_GLOBAL_CTL);
995
996 tmp = readl(mmio + AHCI_GLOBAL_CTL);
997 if (tmp & AHCI_ENABLE)
998 rc = -EIO;
999 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001000
Jeff Garzik374b1872005-08-30 05:42:52 -04001001 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 return rc;
1003}
1004
1005/**
Alan Coxc621b142005-12-08 19:22:28 +00001006 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001007 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001008 *
Alan Coxc621b142005-12-08 19:22:28 +00001009 * Check for the present of 450NX errata #19 and errata #25. If
1010 * they are found return an error code so we can turn off DMA
1011 */
1012
1013static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1014{
1015 struct pci_dev *pdev = NULL;
1016 u16 cfg;
1017 u8 rev;
1018 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001019
Alan Coxc621b142005-12-08 19:22:28 +00001020 while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
1021 {
1022 /* Look for 450NX PXB. Check for problem configurations
1023 A PCI quirk checks bit 6 already */
1024 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
1025 pci_read_config_word(pdev, 0x41, &cfg);
1026 /* Only on the original revision: IDE DMA can hang */
Alan Cox31a34fe2006-05-22 22:58:14 +01001027 if (rev == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001028 no_piix_dma = 1;
1029 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Alan Cox31a34fe2006-05-22 22:58:14 +01001030 else if (cfg & (1<<14) && rev < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001031 no_piix_dma = 2;
1032 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001033 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001034 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001035 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001036 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1037 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001038}
Alan Coxc621b142005-12-08 19:22:28 +00001039
Jeff Garzikea35d292006-07-11 11:48:50 -04001040static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001041 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001042 const struct piix_map_db *map_db)
1043{
1044 u16 pcs, new_pcs;
1045
1046 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1047
1048 new_pcs = pcs | map_db->port_enable;
1049
1050 if (new_pcs != pcs) {
1051 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1052 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1053 msleep(150);
1054 }
Tejun Heo9dd9c162006-08-22 21:15:58 +09001055
1056 if (force_pcs == 1) {
1057 dev_printk(KERN_INFO, &pdev->dev,
1058 "force ignoring PCS (0x%x)\n", new_pcs);
Jeff Garzikcca39742006-08-24 03:19:22 -04001059 pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
1060 pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
Tejun Heo9dd9c162006-08-22 21:15:58 +09001061 } else if (force_pcs == 2) {
1062 dev_printk(KERN_INFO, &pdev->dev,
1063 "force honoring PCS (0x%x)\n", new_pcs);
Jeff Garzikcca39742006-08-24 03:19:22 -04001064 pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
1065 pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
Tejun Heo9dd9c162006-08-22 21:15:58 +09001066 }
Jeff Garzikea35d292006-07-11 11:48:50 -04001067}
1068
Tejun Heod33f58b2006-03-01 01:25:39 +09001069static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001070 struct ata_port_info *pinfo,
1071 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001072{
Tejun Heod96715c2006-06-29 01:58:28 +09001073 struct piix_host_priv *hpriv = pinfo[0].private_data;
Tejun Heod33f58b2006-03-01 01:25:39 +09001074 const unsigned int *map;
1075 int i, invalid_map = 0;
1076 u8 map_value;
1077
1078 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1079
1080 map = map_db->map[map_value & map_db->mask];
1081
1082 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1083 for (i = 0; i < 4; i++) {
1084 switch (map[i]) {
1085 case RV:
1086 invalid_map = 1;
1087 printk(" XX");
1088 break;
1089
1090 case NA:
1091 printk(" --");
1092 break;
1093
1094 case IDE:
1095 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001096 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b75f2006-08-05 03:59:13 +09001097 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001098 i++;
1099 printk(" IDE IDE");
1100 break;
1101
1102 default:
1103 printk(" P%d", map[i]);
1104 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001105 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001106 break;
1107 }
1108 }
1109 printk(" ]\n");
1110
1111 if (invalid_map)
1112 dev_printk(KERN_ERR, &pdev->dev,
1113 "invalid MAP value %u\n", map_value);
1114
Tejun Heod96715c2006-06-29 01:58:28 +09001115 hpriv->map = map;
Jeff Garzik08f12ed2006-07-11 11:57:44 -04001116 hpriv->map_db = map_db;
Tejun Heod33f58b2006-03-01 01:25:39 +09001117}
1118
Alan Coxc621b142005-12-08 19:22:28 +00001119/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 * piix_init_one - Register PIIX ATA PCI device with kernel services
1121 * @pdev: PCI device to register
1122 * @ent: Entry in piix_pci_tbl matching with @pdev
1123 *
1124 * Called from kernel PCI layer. We probe for combined mode (sigh),
1125 * and then hand over control to libata, for it to do the rest.
1126 *
1127 * LOCKING:
1128 * Inherited from PCI layer (may sleep).
1129 *
1130 * RETURNS:
1131 * Zero on success, or -ERRNO value.
1132 */
1133
1134static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1135{
1136 static int printed_version;
Tejun Heod33f58b2006-03-01 01:25:39 +09001137 struct ata_port_info port_info[2];
1138 struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001139 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001140 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001143 dev_printk(KERN_DEBUG, &pdev->dev,
1144 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
1146 /* no hotplugging support (FIXME) */
1147 if (!in_module_init)
1148 return -ENODEV;
1149
Tejun Heod96715c2006-06-29 01:58:28 +09001150 hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
1151 if (!hpriv)
1152 return -ENOMEM;
1153
Tejun Heod33f58b2006-03-01 01:25:39 +09001154 port_info[0] = piix_port_info[ent->driver_data];
1155 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001156 port_info[0].private_data = hpriv;
1157 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Jeff Garzikcca39742006-08-24 03:19:22 -04001159 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001160
Jeff Garzikcca39742006-08-24 03:19:22 -04001161 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001162 u8 tmp;
1163 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1164 if (tmp == PIIX_AHCI_DEVICE) {
1165 int rc = piix_disable_ahci(pdev);
1166 if (rc)
1167 return rc;
1168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 }
1170
Tejun Heod33f58b2006-03-01 01:25:39 +09001171 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001172 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001173 piix_init_sata_map(pdev, port_info,
1174 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001175 piix_init_pcs(pdev, port_info,
1176 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179 /* On ICH5, some BIOSen disable the interrupt using the
1180 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1181 * On ICH6, this bit has the same effect, but only when
1182 * MSI is disabled (and it is disabled, as we don't use
1183 * message-signalled interrupts currently).
1184 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001185 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001186 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
Alan Coxc621b142005-12-08 19:22:28 +00001188 if (piix_check_450nx_errata(pdev)) {
1189 /* This writes into the master table but it does not
1190 really matter for this errata as we will apply it to
1191 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001192 port_info[0].mwdma_mask = 0;
1193 port_info[0].udma_mask = 0;
1194 port_info[1].mwdma_mask = 0;
1195 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001196 }
Tejun Heod33f58b2006-03-01 01:25:39 +09001197 return ata_pci_init_one(pdev, ppinfo, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198}
1199
Jeff Garzikcca39742006-08-24 03:19:22 -04001200static void piix_host_stop(struct ata_host *host)
Tejun Heod96715c2006-06-29 01:58:28 +09001201{
Jeff Garzikcca39742006-08-24 03:19:22 -04001202 struct piix_host_priv *hpriv = host->private_data;
Jeff Garzik24dd01b2006-08-14 14:22:54 -04001203
Jeff Garzikcca39742006-08-24 03:19:22 -04001204 ata_host_stop(host);
Jeff Garzik24dd01b2006-08-14 14:22:54 -04001205
1206 kfree(hpriv);
Tejun Heod96715c2006-06-29 01:58:28 +09001207}
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209static int __init piix_init(void)
1210{
1211 int rc;
1212
Pavel Roskinb7887192006-08-10 18:13:18 +09001213 DPRINTK("pci_register_driver\n");
1214 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 if (rc)
1216 return rc;
1217
1218 in_module_init = 0;
1219
1220 DPRINTK("done\n");
1221 return 0;
1222}
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224static void __exit piix_exit(void)
1225{
1226 pci_unregister_driver(&piix_pci_driver);
1227}
1228
1229module_init(piix_init);
1230module_exit(piix_exit);