blob: 84656f1895cda6598ca08550d1e593c168edc914 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* cpudata.h: Per-cpu parameters.
2 *
David S. Miller56fb4df2006-02-26 23:24:22 -08003 * Copyright (C) 2003, 2005, 2006 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#ifndef _SPARC64_CPUDATA_H
7#define _SPARC64_CPUDATA_H
8
David S. Millerd257d5d2006-02-06 23:44:37 -08009#include <asm/hypervisor.h>
David S. Miller89a52642006-02-07 21:15:41 -080010#include <asm/asi.h>
David S. Millerd257d5d2006-02-06 23:44:37 -080011
David S. Miller56fb4df2006-02-26 23:24:22 -080012#ifndef __ASSEMBLY__
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/percpu.h>
David S. Miller56fb4df2006-02-26 23:24:22 -080015#include <linux/threads.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17typedef struct {
18 /* Dcache line 1 */
David S. Millerd7ce78f2005-08-29 22:46:43 -070019 unsigned int __softirq_pending; /* must be 1st, see rtrap.S */
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 unsigned int multiplier;
21 unsigned int counter;
22 unsigned int idle_volume;
23 unsigned long clock_tick; /* %tick's per second */
24 unsigned long udelay_val;
25
David S. Miller3c936462006-01-31 18:30:27 -080026 /* Dcache line 2, rarely used */
David S. Miller80dc0d62005-09-26 00:32:17 -070027 unsigned int dcache_size;
28 unsigned int dcache_line_size;
29 unsigned int icache_size;
30 unsigned int icache_line_size;
31 unsigned int ecache_size;
32 unsigned int ecache_line_size;
David S. Miller80dc0d62005-09-26 00:32:17 -070033 unsigned int __pad3;
David S. Miller05e28f92006-01-31 18:30:13 -080034 unsigned int __pad4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035} cpuinfo_sparc;
36
37DECLARE_PER_CPU(cpuinfo_sparc, __cpu_data);
38#define cpu_data(__cpu) per_cpu(__cpu_data, (__cpu))
39#define local_cpu_data() __get_cpu_var(__cpu_data)
40
David S. Miller56fb4df2006-02-26 23:24:22 -080041/* Trap handling code needs to get at a few critical values upon
42 * trap entry and to process TSB misses. These cannot be in the
43 * per_cpu() area as we really need to lock them into the TLB and
44 * thus make them part of the main kernel image. As a result we
45 * try to make this as small as possible.
46 *
47 * This is padded out and aligned to 64-bytes to avoid false sharing
48 * on SMP.
49 */
50
51/* If you modify the size of this structure, please update
52 * TRAP_BLOCK_SZ_SHIFT below.
53 */
54struct thread_info;
55struct trap_per_cpu {
David S. Miller5b0c0572006-02-08 02:53:50 -080056/* D-cache line 1: Basic thread information, cpu and device mondo queues */
David S. Miller56fb4df2006-02-26 23:24:22 -080057 struct thread_info *thread;
58 unsigned long pgd_paddr;
David S. Miller7202c552006-02-07 22:53:56 -080059 unsigned long cpu_mondo_pa;
60 unsigned long dev_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080061
62/* D-cache line 2: Error Mondo Queue and kernel buffer pointers */
David S. Miller7202c552006-02-07 22:53:56 -080063 unsigned long resum_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080064 unsigned long resum_kernel_buf_pa;
David S. Miller7202c552006-02-07 22:53:56 -080065 unsigned long nonresum_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080066 unsigned long nonresum_kernel_buf_pa;
David S. Millerd257d5d2006-02-06 23:44:37 -080067
David S. Miller1d2f1f92006-02-08 16:41:20 -080068/* Dcache lines 3, 4, 5, and 6: Hypervisor Fault Status */
David S. Millerd257d5d2006-02-06 23:44:37 -080069 struct hv_fault_status fault_info;
David S. Miller1d2f1f92006-02-08 16:41:20 -080070
71/* Dcache line 7: Physical addresses of CPU send mondo block and CPU list. */
72 unsigned long cpu_mondo_block_pa;
73 unsigned long cpu_list_pa;
74 unsigned long __pad1[2];
75
76/* Dcache line 8: Unused, needed to keep trap_block a power-of-2 in size. */
77 unsigned long __pad2[4];
David S. Miller56fb4df2006-02-26 23:24:22 -080078} __attribute__((aligned(64)));
79extern struct trap_per_cpu trap_block[NR_CPUS];
David S. Miller72aff532006-02-17 01:29:17 -080080extern void init_cur_cpu_trap(struct thread_info *);
David S. Millera8b900d2006-01-31 18:33:37 -080081extern void setup_tba(void);
David S. Miller56fb4df2006-02-26 23:24:22 -080082
David S. Miller92704a12006-02-26 23:27:19 -080083struct cpuid_patch_entry {
84 unsigned int addr;
85 unsigned int cheetah_safari[4];
86 unsigned int cheetah_jbus[4];
87 unsigned int starfire[4];
David S. Millerd96b8152006-02-04 15:40:53 -080088 unsigned int sun4v[4];
David S. Miller92704a12006-02-26 23:27:19 -080089};
90extern struct cpuid_patch_entry __cpuid_patch, __cpuid_patch_end;
David S. Miller92704a12006-02-26 23:27:19 -080091
David S. Millerdf7d6ae2006-02-07 00:00:16 -080092struct sun4v_1insn_patch_entry {
David S. Miller936f4822006-02-05 21:29:28 -080093 unsigned int addr;
94 unsigned int insn;
95};
David S. Millerdf7d6ae2006-02-07 00:00:16 -080096extern struct sun4v_1insn_patch_entry __sun4v_1insn_patch,
97 __sun4v_1insn_patch_end;
David S. Miller45fec052006-02-05 22:27:28 -080098
David S. Millerdf7d6ae2006-02-07 00:00:16 -080099struct sun4v_2insn_patch_entry {
David S. Miller45fec052006-02-05 22:27:28 -0800100 unsigned int addr;
101 unsigned int insns[2];
102};
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800103extern struct sun4v_2insn_patch_entry __sun4v_2insn_patch,
104 __sun4v_2insn_patch_end;
105
David S. Miller56fb4df2006-02-26 23:24:22 -0800106#endif /* !(__ASSEMBLY__) */
107
David S. Miller7202c552006-02-07 22:53:56 -0800108#define TRAP_PER_CPU_THREAD 0x00
109#define TRAP_PER_CPU_PGD_PADDR 0x08
David S. Miller5b0c0572006-02-08 02:53:50 -0800110#define TRAP_PER_CPU_CPU_MONDO_PA 0x10
111#define TRAP_PER_CPU_DEV_MONDO_PA 0x18
112#define TRAP_PER_CPU_RESUM_MONDO_PA 0x20
113#define TRAP_PER_CPU_RESUM_KBUF_PA 0x28
114#define TRAP_PER_CPU_NONRESUM_MONDO_PA 0x30
115#define TRAP_PER_CPU_NONRESUM_KBUF_PA 0x38
David S. Miller7202c552006-02-07 22:53:56 -0800116#define TRAP_PER_CPU_FAULT_INFO 0x40
David S. Miller1d2f1f92006-02-08 16:41:20 -0800117#define TRAP_PER_CPU_CPU_MONDO_BLOCK_PA 0xc0
118#define TRAP_PER_CPU_CPU_LIST_PA 0xc8
David S. Miller56fb4df2006-02-26 23:24:22 -0800119
David S. Miller1d2f1f92006-02-08 16:41:20 -0800120#define TRAP_BLOCK_SZ_SHIFT 8
David S. Miller56fb4df2006-02-26 23:24:22 -0800121
David S. Millerd96b8152006-02-04 15:40:53 -0800122#include <asm/scratchpad.h>
123
David S. Miller92704a12006-02-26 23:27:19 -0800124#define __GET_CPUID(REG) \
125 /* Spitfire implementation (default). */ \
126661: ldxa [%g0] ASI_UPA_CONFIG, REG; \
127 srlx REG, 17, REG; \
128 and REG, 0x1f, REG; \
129 nop; \
130 .section .cpuid_patch, "ax"; \
131 /* Instruction location. */ \
132 .word 661b; \
133 /* Cheetah Safari implementation. */ \
134 ldxa [%g0] ASI_SAFARI_CONFIG, REG; \
135 srlx REG, 17, REG; \
136 and REG, 0x3ff, REG; \
137 nop; \
138 /* Cheetah JBUS implementation. */ \
139 ldxa [%g0] ASI_JBUS_CONFIG, REG; \
140 srlx REG, 17, REG; \
141 and REG, 0x1f, REG; \
142 nop; \
143 /* Starfire implementation. */ \
144 sethi %hi(0x1fff40000d0 >> 9), REG; \
145 sllx REG, 9, REG; \
146 or REG, 0xd0, REG; \
147 lduwa [REG] ASI_PHYS_BYPASS_EC_E, REG;\
David S. Millerd96b8152006-02-04 15:40:53 -0800148 /* sun4v implementation. */ \
149 mov SCRATCHPAD_CPUID, REG; \
David S. Millerd96b8152006-02-04 15:40:53 -0800150 ldxa [REG] ASI_SCRATCHPAD, REG; \
151 nop; \
David S. Miller89a52642006-02-07 21:15:41 -0800152 nop; \
David S. Miller92704a12006-02-26 23:27:19 -0800153 .previous;
David S. Miller56fb4df2006-02-26 23:24:22 -0800154
David S. Millerebd8c562006-02-17 08:38:06 -0800155#ifdef CONFIG_SMP
156
David S. Miller12eaa322006-02-10 15:39:51 -0800157#define TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800158 __GET_CPUID(TMP) \
159 sethi %hi(trap_block), DEST; \
160 sllx TMP, TRAP_BLOCK_SZ_SHIFT, TMP; \
161 or DEST, %lo(trap_block), DEST; \
162 add DEST, TMP, DEST; \
David S. Miller12eaa322006-02-10 15:39:51 -0800163
164/* Clobbers TMP, current address space PGD phys address into DEST. */
165#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
166 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800167 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800168
David S. Millerffe483d2006-02-02 21:55:10 -0800169/* Clobbers TMP, loads local processor's IRQ work area into DEST. */
170#define TRAP_LOAD_IRQ_WORK(DEST, TMP) \
171 __GET_CPUID(TMP) \
172 sethi %hi(__irq_work), DEST; \
173 sllx TMP, 6, TMP; \
174 or DEST, %lo(__irq_work), DEST; \
175 add DEST, TMP, DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800176
David S. Millerffe483d2006-02-02 21:55:10 -0800177/* Clobbers TMP, loads DEST with current thread info pointer. */
178#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800179 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
180 ldx [DEST + TRAP_PER_CPU_THREAD], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800181
David S. Millerffe483d2006-02-02 21:55:10 -0800182/* Given the current thread info pointer in THR, load the per-cpu
183 * area base of the current processor into DEST. REG1, REG2, and REG3 are
David S. Miller56fb4df2006-02-26 23:24:22 -0800184 * clobbered.
David S. Miller86b81862006-01-31 18:34:51 -0800185 *
David S. Millerffe483d2006-02-02 21:55:10 -0800186 * You absolutely cannot use DEST as a temporary in this code. The
David S. Miller86b81862006-01-31 18:34:51 -0800187 * reason is that traps can happen during execution, and return from
David S. Millerffe483d2006-02-02 21:55:10 -0800188 * trap will load the fully resolved DEST per-cpu base. This can corrupt
David S. Miller86b81862006-01-31 18:34:51 -0800189 * the calculations done by the macro mid-stream.
David S. Miller56fb4df2006-02-26 23:24:22 -0800190 */
David S. Millerffe483d2006-02-02 21:55:10 -0800191#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3) \
192 ldub [THR + TI_CPU], REG1; \
David S. Miller86b81862006-01-31 18:34:51 -0800193 sethi %hi(__per_cpu_shift), REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800194 sethi %hi(__per_cpu_base), REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800195 ldx [REG3 + %lo(__per_cpu_shift)], REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800196 ldx [REG2 + %lo(__per_cpu_base)], REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800197 sllx REG1, REG3, REG3; \
David S. Millerffe483d2006-02-02 21:55:10 -0800198 add REG3, REG2, DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800199
David S. Miller56fb4df2006-02-26 23:24:22 -0800200#else
David S. Miller92704a12006-02-26 23:27:19 -0800201
David S. Miller12eaa322006-02-10 15:39:51 -0800202#define TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
203 sethi %hi(trap_block), DEST; \
204 or DEST, %lo(trap_block), DEST; \
David S. Miller5b0c0572006-02-08 02:53:50 -0800205
David S. Miller92704a12006-02-26 23:27:19 -0800206/* Uniprocessor versions, we know the cpuid is zero. */
David S. Millerffe483d2006-02-02 21:55:10 -0800207#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800208 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800209 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800210
David S. Millerffe483d2006-02-02 21:55:10 -0800211#define TRAP_LOAD_IRQ_WORK(DEST, TMP) \
212 sethi %hi(__irq_work), DEST; \
213 or DEST, %lo(__irq_work), DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800214
David S. Millerffe483d2006-02-02 21:55:10 -0800215#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800216 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
217 ldx [DEST + TRAP_PER_CPU_THREAD], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800218
David S. Millerffe483d2006-02-02 21:55:10 -0800219/* No per-cpu areas on uniprocessor, so no need to load DEST. */
220#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3)
David S. Miller92704a12006-02-26 23:27:19 -0800221
222#endif /* !(CONFIG_SMP) */
David S. Miller56fb4df2006-02-26 23:24:22 -0800223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#endif /* _SPARC64_CPUDATA_H */