blob: e7a5e3014c0931b0d6c6d9e9d38e8c81de59943c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.51 Jul 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +020066static int pdc202xx_tune_chipset(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020072 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 u8 TA = 0, TB = 0, TC = 0;
74
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020075#if PDC202XX_DEBUG_DRIVE_INFO
76 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020078#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020080 /*
81 * TODO: do this once per channel
82 */
83 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
84 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020086 pci_read_config_byte(dev, drive_pci, &AP);
87 pci_read_config_byte(dev, drive_pci + 1, &BP);
88 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 case XFER_UDMA_5:
92 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
93 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_3:
95 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
96 case XFER_UDMA_0:
97 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
98 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020099 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 case XFER_SW_DMA_2: TB = 0x60; TC = 0x05; break;
101 case XFER_SW_DMA_1: TB = 0x80; TC = 0x06; break;
102 case XFER_SW_DMA_0: TB = 0xC0; TC = 0x0B; break;
103 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
104 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
105 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
106 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
107 case XFER_PIO_0:
108 default: TA = 0x09; TB = 0x13; break;
109 }
110
111 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200112 /*
113 * preserve SYNC_INT / ERDDY_EN bits while clearing
114 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
115 */
116 AP &= ~0x3f;
117 if (drive->id->capability & 4)
118 AP |= 0x20; /* set IORDY_EN bit */
119 if (drive->media == ide_disk)
120 AP |= 0x10; /* set Prefetch_EN bit */
121 /* clear PB[4:0] bits of register B */
122 BP &= ~0x1f;
123 pci_write_config_byte(dev, drive_pci, AP | TA);
124 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200126 /* clear MB[2:0] bits of register B */
127 BP &= ~0xe0;
128 /* clear MC[3:0] bits of register C */
129 CP &= ~0x0f;
130 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
131 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 }
133
134#if PDC202XX_DEBUG_DRIVE_INFO
135 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
136 drive->name, ide_xfer_verbose(speed),
137 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200138 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200142 return ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100145static void pdc202xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Bartlomiej Zolnierkiewicz21347582007-07-20 01:11:58 +0200147 pio = ide_get_best_pio_mode(drive, pio, 4);
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100148 pdc202xx_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149}
150
151static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
152{
153 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200156
157 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}
159
160/*
161 * Set the control register to use the 66MHz system
162 * clock for UDMA 3/4/5 mode operation when necessary.
163 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200164 * FIXME: this register is shared by both channels, some locking is needed
165 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 * It may also be possible to leave the 66MHz clock on
167 * and readjust the timing parameters.
168 */
169static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
170{
171 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100172 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100174 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175}
176
177static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
178{
179 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100180 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100182 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185static int pdc202xx_config_drive_xfer_rate (ide_drive_t *drive)
186{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 drive->init_speed = 0;
188
Bartlomiej Zolnierkiewiczbd203b52007-05-16 00:51:43 +0200189 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100190 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100192 if (ide_use_fast_pio(drive))
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100193 pdc202xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100194
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100195 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
198static int pdc202xx_quirkproc (ide_drive_t *drive)
199{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100200 const char **list, *model = drive->id->model;
201
202 for (list = pdc_quirk_drives; *list != NULL; list++)
203 if (strstr(model, *list) != NULL)
204 return 2;
205 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
208static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
209{
210 if (drive->current_speed > XFER_UDMA_2)
211 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700212 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 struct request *rq = HWGROUP(drive)->rq;
214 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 unsigned long high_16 = hwif->dma_master;
216 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
217 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100218 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100220 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 word_count = (rq->nr_sectors << 8);
222 word_count = (rq_data_dir(rq) == READ) ?
223 word_count | 0x05000000 :
224 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100225 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 }
227 ide_dma_start(drive);
228}
229
230static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
231{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700232 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 unsigned long high_16 = hwif->dma_master;
235 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
236 u8 clock = 0;
237
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100238 outl(0, atapi_reg); /* zero out extra */
239 clock = inb(high_16 + 0x11);
240 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 }
242 if (drive->current_speed > XFER_UDMA_2)
243 pdc_old_disable_66MHz_clock(drive->hwif);
244 return __ide_dma_end(drive);
245}
246
247static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
248{
249 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100251 u8 dma_stat = inb(hwif->dma_status);
252 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 if (hwif->channel) {
255 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
256 if ((sc1d & 0x50) == 0x50)
257 goto somebody_else;
258 else if ((sc1d & 0x40) == 0x40)
259 return (dma_stat & 4) == 4;
260 } else {
261 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
262 if ((sc1d & 0x05) == 0x05)
263 goto somebody_else;
264 else if ((sc1d & 0x04) == 0x04)
265 return (dma_stat & 4) == 4;
266 }
267somebody_else:
268 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
269}
270
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200271static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200273 ide_hwif_t *hwif = HWIF(drive);
274
275 if (hwif->resetproc != NULL)
276 hwif->resetproc(drive);
277
278 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279}
280
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200281static void pdc202xx_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200283 ide_hwif_t *hwif = HWIF(drive);
284
285 if (hwif->resetproc != NULL)
286 hwif->resetproc(drive);
287
288 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289}
290
291static void pdc202xx_reset_host (ide_hwif_t *hwif)
292{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100294 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100296 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100298 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 mdelay(2000); /* 2 seconds ?! */
300
301 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
302 hwif->channel ? "Secondary" : "Primary");
303}
304
305static void pdc202xx_reset (ide_drive_t *drive)
306{
307 ide_hwif_t *hwif = HWIF(drive);
308 ide_hwif_t *mate = hwif->mate;
309
310 pdc202xx_reset_host(hwif);
311 pdc202xx_reset_host(mate);
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100312 pdc202xx_tune_drive(drive, 255);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313}
314
Alan Cox57e834e2006-06-28 04:27:03 -0700315static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
316 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return dev->irq;
319}
320
321static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
322{
323 struct pci_dev *dev = hwif->pci_dev;
324
325 /* PDC20265 has problems with large LBA48 requests */
326 if ((dev->device == PCI_DEVICE_ID_PROMISE_20267) ||
327 (dev->device == PCI_DEVICE_ID_PROMISE_20265))
328 hwif->rqsize = 256;
329
330 hwif->autodma = 0;
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100331 hwif->tuneproc = &pdc202xx_tune_drive;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 hwif->quirkproc = &pdc202xx_quirkproc;
333
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700334 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 hwif->speedproc = &pdc202xx_tune_chipset;
338
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200339 hwif->err_stops_fifo = 1;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
342
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200343 if (hwif->dma_base == 0)
344 return;
345
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200346 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 hwif->mwdma_mask = 0x07;
348 hwif->swdma_mask = 0x07;
Tobias Oedf3d5b342006-10-03 01:14:17 -0700349 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 hwif->ide_dma_check = &pdc202xx_config_drive_xfer_rate;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200352 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200353 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200356 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
357 hwif->cbl = pdc202xx_old_cable_detect(hwif);
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 hwif->dma_start = &pdc202xx_old_ide_dma_start;
360 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
361 }
362 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
363
364 if (!noautodma)
365 hwif->autodma = 1;
366 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
368
369static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
370{
371 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
372
373 if (hwif->channel) {
374 ide_setup_dma(hwif, dmabase, 8);
375 return;
376 }
377
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100378 udma_speed_flag = inb(dmabase | 0x1f);
379 primary_mode = inb(dmabase | 0x1a);
380 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
382 "Primary %s Mode " \
383 "Secondary %s Mode.\n", hwif->cds->name,
384 (udma_speed_flag & 1) ? "EN" : "DIS",
385 (primary_mode & 1) ? "MASTER" : "PCI",
386 (secondary_mode & 1) ? "MASTER" : "PCI" );
387
388#ifdef CONFIG_PDC202XX_BURST
389 if (!(udma_speed_flag & 1)) {
390 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
391 hwif->cds->name, udma_speed_flag,
392 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100393 outb(udma_speed_flag | 1, dmabase | 0x1f);
394 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 }
396#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 ide_setup_dma(hwif, dmabase, 8);
399}
400
401static int __devinit init_setup_pdc202ata4(struct pci_dev *dev,
402 ide_pci_device_t *d)
403{
404 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
405 u8 irq = 0, irq2 = 0;
406 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
407 /* 0xbc */
408 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
409 if (irq != irq2) {
410 pci_write_config_byte(dev,
411 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
412 printk(KERN_INFO "%s: pci-config space interrupt "
413 "mirror fixed.\n", d->name);
414 }
415 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 return ide_setup_pci_device(dev, d);
417}
418
419static int __devinit init_setup_pdc20265(struct pci_dev *dev,
420 ide_pci_device_t *d)
421{
422 if ((dev->bus->self) &&
423 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
424 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
425 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
426 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
427 "attached to I2O RAID controller.\n");
428 return -ENODEV;
429 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 return ide_setup_pci_device(dev, d);
431}
432
433static int __devinit init_setup_pdc202xx(struct pci_dev *dev,
434 ide_pci_device_t *d)
435{
436 return ide_setup_pci_device(dev, d);
437}
438
439static ide_pci_device_t pdc202xx_chipsets[] __devinitdata = {
440 { /* 0 */
441 .name = "PDC20246",
442 .init_setup = init_setup_pdc202ata4,
443 .init_chipset = init_chipset_pdc202xx,
444 .init_hwif = init_hwif_pdc202xx,
445 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 .bootable = OFF_BOARD,
448 .extra = 16,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200449 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200450 .udma_mask = 0x07, /* udma0-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 },{ /* 1 */
452 .name = "PDC20262",
453 .init_setup = init_setup_pdc202ata4,
454 .init_chipset = init_chipset_pdc202xx,
455 .init_hwif = init_hwif_pdc202xx,
456 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 .bootable = OFF_BOARD,
459 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200460 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200461 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 },{ /* 2 */
463 .name = "PDC20263",
464 .init_setup = init_setup_pdc202ata4,
465 .init_chipset = init_chipset_pdc202xx,
466 .init_hwif = init_hwif_pdc202xx,
467 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 .bootable = OFF_BOARD,
470 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200471 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200472 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 },{ /* 3 */
474 .name = "PDC20265",
475 .init_setup = init_setup_pdc20265,
476 .init_chipset = init_chipset_pdc202xx,
477 .init_hwif = init_hwif_pdc202xx,
478 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 .bootable = OFF_BOARD,
481 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200482 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200483 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 },{ /* 4 */
485 .name = "PDC20267",
486 .init_setup = init_setup_pdc202xx,
487 .init_chipset = init_chipset_pdc202xx,
488 .init_hwif = init_hwif_pdc202xx,
489 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 .bootable = OFF_BOARD,
492 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200493 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200494 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 }
496};
497
498/**
499 * pdc202xx_init_one - called when a PDC202xx is found
500 * @dev: the pdc202xx device
501 * @id: the matching pci id
502 *
503 * Called when the PCI registration layer (or the IDE initialization)
504 * finds a device matching our IDE device tables.
505 */
506
507static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
508{
509 ide_pci_device_t *d = &pdc202xx_chipsets[id->driver_data];
510
511 return d->init_setup(dev, d);
512}
513
514static struct pci_device_id pdc202xx_pci_tbl[] = {
515 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20246, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
516 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20262, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
517 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
518 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20265, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
519 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20267, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
520 { 0, },
521};
522MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
523
524static struct pci_driver driver = {
525 .name = "Promise_Old_IDE",
526 .id_table = pdc202xx_pci_tbl,
527 .probe = pdc202xx_init_one,
528};
529
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100530static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531{
532 return ide_pci_register_driver(&driver);
533}
534
535module_init(pdc202xx_ide_init);
536
537MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
538MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
539MODULE_LICENSE("GPL");