blob: 67249c3c9f5046a471f1790745b2b0ccc83fb0c9 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerac958152009-10-29 06:37:10 +000053#define DRV_VERSION "1.26"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
254 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
255 reg = sky2_read32(hw, B2_GP_IO);
256 reg |= GLB_GPIO_STAT_RACE_DIS;
257 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700258
259 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000261
262 /* Turn on "driver loaded" LED */
263 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266static void sky2_power_aux(struct sky2_hw *hw)
267{
268 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
269 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
270 else
271 /* enable bits are inverted */
272 sky2_write8(hw, B2_Y2_CLK_GATE,
273 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
274 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
275 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
276
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000277 /* switch power to VAUX if supported and PME from D3cold */
278 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
279 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000283
284 /* turn off "driver loaded LED" */
285 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700286}
287
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700288static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700289{
290 u16 reg;
291
292 /* disable all GMAC IRQ's */
293 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
296 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
298 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
299
300 reg = gma_read16(hw, port, GM_RX_CTRL);
301 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
302 gma_write16(hw, port, GM_RX_CTRL, reg);
303}
304
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305/* flow control to advertise bits */
306static const u16 copper_fc_adv[] = {
307 [FC_NONE] = 0,
308 [FC_TX] = PHY_M_AN_ASP,
309 [FC_RX] = PHY_M_AN_PC,
310 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
311};
312
313/* flow control to advertise bits when using 1000BaseX */
314static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316 [FC_TX] = PHY_M_P_ASYM_MD_X,
317 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700318 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700319};
320
321/* flow control to GMA disable bits */
322static const u16 gm_fc_disable[] = {
323 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
324 [FC_TX] = GM_GPCR_FC_RX_DIS,
325 [FC_RX] = GM_GPCR_FC_TX_DIS,
326 [FC_BOTH] = 0,
327};
328
329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
331{
332 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700333 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700335 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700336 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
338
339 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700340 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
342
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
347 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* set master & slave downshift counter to 1x */
349 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350
351 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
352 }
353
354 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700356 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357 /* enable automatic crossover */
358 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700359
360 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
361 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
362 u16 spec;
363
364 /* Enable Class A driver for FE+ A0 */
365 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
366 spec |= PHY_M_FESC_SEL_CL_A;
367 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
368 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 } else {
370 /* disable energy detect */
371 ctrl &= ~PHY_M_PC_EN_DET_MSK;
372
373 /* enable automatic crossover */
374 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
375
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000377 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
378 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700379 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 ctrl &= ~PHY_M_PC_DSC_MSK;
381 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
382 }
383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 } else {
385 /* workaround for deviation #4.88 (CRC errors) */
386 /* disable Automatic Crossover */
387
388 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 }
390
391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
393 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700394 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
396
397 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
399 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
400 ctrl &= ~PHY_M_MAC_MD_MSK;
401 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
403
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 /* select page 1 to access Fiber registers */
406 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407
408 /* for SFP-module set SIGDET polarity to low */
409 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
410 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700411 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413
414 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 }
416
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700417 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 ct1000 = 0;
419 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700422 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700423 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424 if (sky2->advertising & ADVERTISED_1000baseT_Full)
425 ct1000 |= PHY_M_1000C_AFD;
426 if (sky2->advertising & ADVERTISED_1000baseT_Half)
427 ct1000 |= PHY_M_1000C_AHD;
428 if (sky2->advertising & ADVERTISED_100baseT_Full)
429 adv |= PHY_M_AN_100_FD;
430 if (sky2->advertising & ADVERTISED_100baseT_Half)
431 adv |= PHY_M_AN_100_HD;
432 if (sky2->advertising & ADVERTISED_10baseT_Full)
433 adv |= PHY_M_AN_10_FD;
434 if (sky2->advertising & ADVERTISED_10baseT_Half)
435 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700436
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700437 } else { /* special defines for FIBER (88E1040S only) */
438 if (sky2->advertising & ADVERTISED_1000baseT_Full)
439 adv |= PHY_M_AN_1000X_AFD;
440 if (sky2->advertising & ADVERTISED_1000baseT_Half)
441 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
446 } else {
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
449
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700450 /* Disable auto update for duplex flow control and duplex */
451 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 switch (sky2->speed) {
454 case SPEED_1000:
455 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458 case SPEED_100:
459 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 }
463
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
472 if (sky2_is_copper(hw))
473 adv |= copper_fc_adv[sky2->flow_mode];
474 else
475 adv |= fiber_fc_adv[sky2->flow_mode];
476 } else {
477 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700478 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700479
480 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700481 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
483 else
484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 }
486
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700487 gma_write16(hw, port, GM_GP_CTRL, reg);
488
Stephen Hemminger05745c42007-09-19 15:36:45 -0700489 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700490 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
491
492 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
493 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
494
495 /* Setup Phy LED's */
496 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
497 ledover = 0;
498
499 switch (hw->chip_id) {
500 case CHIP_ID_YUKON_FE:
501 /* on 88E3082 these bits are at 11..9 (shifted left) */
502 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
503
504 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
505
506 /* delete ACT LED control bits */
507 ctrl &= ~PHY_M_FELP_LED1_MSK;
508 /* change ACT LED control to blink mode */
509 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
510 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
511 break;
512
Stephen Hemminger05745c42007-09-19 15:36:45 -0700513 case CHIP_ID_YUKON_FE_P:
514 /* Enable Link Partner Next Page */
515 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
516 ctrl |= PHY_M_PC_ENA_LIP_NP;
517
518 /* disable Energy Detect and enable scrambler */
519 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
520 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
521
522 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
523 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
524 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
525 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
526
527 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
528 break;
529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532
533 /* select page 3 to access LED control register */
534 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
535
536 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
538 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
539 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
540 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
541 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* set Polarity Control register */
544 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700545 (PHY_M_POLC_LS1_P_MIX(4) |
546 PHY_M_POLC_IS0_P_MIX(4) |
547 PHY_M_POLC_LOS_CTRL(2) |
548 PHY_M_POLC_INIT_CTRL(2) |
549 PHY_M_POLC_STA1_CTRL(2) |
550 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551
552 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800555
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700556 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800557 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800558 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700559 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
560
561 /* select page 3 to access LED control register */
562 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
563
564 /* set LED Function Control register */
565 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
566 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
567 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
568 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
569 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
570
571 /* set Blink Rate in LED Timer Control Register */
572 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
573 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
574 /* restore page register */
575 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
576 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577
578 default:
579 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
580 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 }
585
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700586 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800587 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
589
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, 0x18, 0xaa99);
592 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700594 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
595 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
596 gm_phy_write(hw, port, 0x18, 0xa204);
597 gm_phy_write(hw, port, 0x17, 0x2002);
598 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599
600 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700601 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700602 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
603 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
604 /* apply workaround for integrated resistors calibration */
605 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
606 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000607 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
608 /* apply fixes in PHY AFE */
609 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
610
611 /* apply RDAC termination workaround */
612 gm_phy_write(hw, port, 24, 0x2800);
613 gm_phy_write(hw, port, 23, 0x2001);
614
615 /* set page register back to 0 */
616 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700617 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
618 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700619 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800620 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
621
Joe Perches8e95a202009-12-03 07:58:21 +0000622 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
623 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800624 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800625 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 }
627
628 if (ledover)
629 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700632
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700633 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700634 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
636 else
637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
638}
639
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700640static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
641static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
642
643static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700644{
645 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646
stephen hemmingera40ccc62010-01-24 18:46:06 +0000647 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800648 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700649 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700650
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700652 reg1 |= coma_mode[port];
653
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800654 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000655 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800656 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700657
658 if (hw->chip_id == CHIP_ID_YUKON_FE)
659 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
660 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
661 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700662}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700663
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700664static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
665{
666 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700667 u16 ctrl;
668
669 /* release GPHY Control reset */
670 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
671
672 /* release GMAC reset */
673 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
674
675 if (hw->flags & SKY2_HW_NEWER_PHY) {
676 /* select page 2 to access MAC control register */
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
678
679 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
680 /* allow GMII Power Down */
681 ctrl &= ~PHY_M_MAC_GMIF_PUP;
682 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
683
684 /* set page register back to 0 */
685 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
686 }
687
688 /* setup General Purpose Control Register */
689 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700690 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
691 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
692 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693
694 if (hw->chip_id != CHIP_ID_YUKON_EC) {
695 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200696 /* select page 2 to access MAC control register */
697 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700698
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200699 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700 /* enable Power Down */
701 ctrl |= PHY_M_PC_POW_D_ENA;
702 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200703
704 /* set page register back to 0 */
705 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700706 }
707
708 /* set IEEE compatible Power Down Mode (dev. #4.99) */
709 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
710 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700711
stephen hemmingera40ccc62010-01-24 18:46:06 +0000712 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700714 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700715 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000716 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700717}
718
Stephen Hemminger1b537562005-12-20 15:08:07 -0800719/* Force a renegotiation */
720static void sky2_phy_reinit(struct sky2_port *sky2)
721{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800722 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800723 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725}
726
Stephen Hemmingere3173832007-02-06 10:45:39 -0800727/* Put device in state to listen for Wake On Lan */
728static void sky2_wol_init(struct sky2_port *sky2)
729{
730 struct sky2_hw *hw = sky2->hw;
731 unsigned port = sky2->port;
732 enum flow_control save_mode;
733 u16 ctrl;
734 u32 reg1;
735
736 /* Bring hardware out of reset */
737 sky2_write16(hw, B0_CTST, CS_RST_CLR);
738 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
739
740 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
741 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
742
743 /* Force to 10/100
744 * sky2_reset will re-enable on resume
745 */
746 save_mode = sky2->flow_mode;
747 ctrl = sky2->advertising;
748
749 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
750 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700751
752 spin_lock_bh(&sky2->phy_lock);
753 sky2_phy_power_up(hw, port);
754 sky2_phy_init(hw, port);
755 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800756
757 sky2->flow_mode = save_mode;
758 sky2->advertising = ctrl;
759
760 /* Set GMAC to no flow control and auto update for speed/duplex */
761 gma_write16(hw, port, GM_GP_CTRL,
762 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
763 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
764
765 /* Set WOL address */
766 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
767 sky2->netdev->dev_addr, ETH_ALEN);
768
769 /* Turn on appropriate WOL control bits */
770 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
771 ctrl = 0;
772 if (sky2->wol & WAKE_PHY)
773 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
774 else
775 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
776
777 if (sky2->wol & WAKE_MAGIC)
778 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
779 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700780 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800781
782 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
783 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
784
785 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800786 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800787 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800788 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789
790 /* block receiver */
791 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
792
793}
794
Stephen Hemminger69161612007-06-04 17:23:26 -0700795static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
796{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700797 struct net_device *dev = hw->dev[port];
798
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800799 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
800 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000801 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800802 /* Yukon-Extreme B0 and further Extreme devices */
803 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700804
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800805 if (dev->mtu <= ETH_DATA_LEN)
806 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
807 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700808
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800809 else
810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
811 TX_JUMBO_ENA| TX_STFW_ENA);
812 } else {
813 if (dev->mtu <= ETH_DATA_LEN)
814 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
815 else {
816 /* set Tx GMAC FIFO Almost Empty Threshold */
817 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
818 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700819
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800820 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
821
822 /* Can't do offload because of lack of store/forward */
823 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
824 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700825 }
826}
827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
829{
830 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
831 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100832 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833 int i;
834 const u8 *addr = hw->dev[port]->dev_addr;
835
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700836 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
837 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
839 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
840
Stephen Hemminger793b8832005-09-14 16:06:14 -0700841 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 /* WA DEV_472 -- looks like crossed wires on port 2 */
843 /* clear GMAC 1 Control reset */
844 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
845 do {
846 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
847 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
848 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
849 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
850 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
851 }
852
Stephen Hemminger793b8832005-09-14 16:06:14 -0700853 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700854
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700855 /* Enable Transmit FIFO Underrun */
856 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
857
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800858 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700859 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800861 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862
863 /* MIB clear */
864 reg = gma_read16(hw, port, GM_PHY_ADDR);
865 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
866
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700867 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
868 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 gma_write16(hw, port, GM_PHY_ADDR, reg);
870
871 /* transmit control */
872 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
873
874 /* receive control reg: unicast + multicast + no FCS */
875 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877
878 /* transmit flow control */
879 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
880
881 /* transmit parameter */
882 gma_write16(hw, port, GM_TX_PARAM,
883 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
884 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
885 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
886 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
887
888 /* serial mode register */
889 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700890 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700892 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 reg |= GM_SMOD_JUMBO_ENA;
894
895 gma_write16(hw, port, GM_SERIAL_MODE, reg);
896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897 /* virtual address for data */
898 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
899
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900 /* physical address: used for pause frames */
901 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
902
903 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
905 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
906 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
907
908 /* Configure Rx MAC FIFO */
909 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100910 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700911 if (hw->chip_id == CHIP_ID_YUKON_EX ||
912 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100913 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700914
Al Viro25cccec2007-07-20 16:07:33 +0100915 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800917 if (hw->chip_id == CHIP_ID_YUKON_XL) {
918 /* Hardware errata - clear flush mask */
919 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
920 } else {
921 /* Flush Rx MAC FIFO on any flow control or error */
922 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
923 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800925 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700926 reg = RX_GMF_FL_THR_DEF + 1;
927 /* Another magic mystery workaround from sk98lin */
928 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
929 hw->chip_rev == CHIP_REV_YU_FE2_A0)
930 reg = 0x178;
931 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932
933 /* Configure Tx MAC FIFO */
934 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
935 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800936
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700937 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800938 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000939 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000940 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
941 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000942 reg = 1568 / 8;
943 else
944 reg = 1024 / 8;
945 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
946 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700947
Stephen Hemminger69161612007-06-04 17:23:26 -0700948 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800949 }
950
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800951 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
952 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
953 /* disable dynamic watermark */
954 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
955 reg &= ~TX_DYN_WM_ENA;
956 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
957 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958}
959
Stephen Hemminger67712902006-12-04 15:53:45 -0800960/* Assign Ram Buffer allocation to queue */
961static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962{
Stephen Hemminger67712902006-12-04 15:53:45 -0800963 u32 end;
964
965 /* convert from K bytes to qwords used for hw register */
966 start *= 1024/8;
967 space *= 1024/8;
968 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
971 sky2_write32(hw, RB_ADDR(q, RB_START), start);
972 sky2_write32(hw, RB_ADDR(q, RB_END), end);
973 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
974 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
975
976 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800977 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700978
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800979 /* On receive queue's set the thresholds
980 * give receiver priority when > 3/4 full
981 * send pause when down to 2K
982 */
983 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
984 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700985
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800986 tp = space - 2048/8;
987 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
988 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 } else {
990 /* Enable store & forward on Tx queue's because
991 * Tx FIFO is only 1K on Yukon
992 */
993 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
994 }
995
996 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998}
999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001001static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002{
1003 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1004 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1005 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001006 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009/* Setup prefetch unit registers. This is the interface between
1010 * hardware and driver list elements
1011 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001012static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001013 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1016 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001017 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1018 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1020 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021
1022 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001023}
1024
Mike McCormack9b289c32009-08-14 05:15:12 +00001025static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001026{
Mike McCormack9b289c32009-08-14 05:15:12 +00001027 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001029 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001030 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001031 return le;
1032}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001034static void tx_init(struct sky2_port *sky2)
1035{
1036 struct sky2_tx_le *le;
1037
1038 sky2->tx_prod = sky2->tx_cons = 0;
1039 sky2->tx_tcpsum = 0;
1040 sky2->tx_last_mss = 0;
1041
Mike McCormack9b289c32009-08-14 05:15:12 +00001042 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001043 le->addr = 0;
1044 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001045 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001046}
1047
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001048/* Update chip's next pointer */
1049static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001051 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001052 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001053 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1054
1055 /* Synchronize I/O on since next processor may write to tail */
1056 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057}
1058
Stephen Hemminger793b8832005-09-14 16:06:14 -07001059
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1061{
1062 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001063 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001064 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 return le;
1066}
1067
Stephen Hemminger14d02632006-09-26 11:57:43 -07001068/* Build description to hardware for one receive segment */
1069static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1070 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071{
1072 struct sky2_rx_le *le;
1073
Stephen Hemminger86c68872008-01-10 16:14:12 -08001074 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001076 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001077 le->opcode = OP_ADDR64 | HW_OWNER;
1078 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001081 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001082 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001083 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084}
1085
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086/* Build description to hardware for one possibly fragmented skb */
1087static void sky2_rx_submit(struct sky2_port *sky2,
1088 const struct rx_ring_info *re)
1089{
1090 int i;
1091
1092 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1093
1094 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1095 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1096}
1097
1098
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001099static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001100 unsigned size)
1101{
1102 struct sk_buff *skb = re->skb;
1103 int i;
1104
1105 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001106 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1107 return -EIO;
1108
Stephen Hemminger14d02632006-09-26 11:57:43 -07001109 pci_unmap_len_set(re, data_size, size);
1110
1111 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1112 re->frag_addr[i] = pci_map_page(pdev,
1113 skb_shinfo(skb)->frags[i].page,
1114 skb_shinfo(skb)->frags[i].page_offset,
1115 skb_shinfo(skb)->frags[i].size,
1116 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001117 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118}
1119
1120static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1121{
1122 struct sk_buff *skb = re->skb;
1123 int i;
1124
1125 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1126 PCI_DMA_FROMDEVICE);
1127
1128 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1129 pci_unmap_page(pdev, re->frag_addr[i],
1130 skb_shinfo(skb)->frags[i].size,
1131 PCI_DMA_FROMDEVICE);
1132}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001133
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001134/* Tell chip where to start receive checksum.
1135 * Actually has two checksums, but set both same to avoid possible byte
1136 * order problems.
1137 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001139{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001140 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001142 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1143 le->ctrl = 0;
1144 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001145
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001146 sky2_write32(sky2->hw,
1147 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001148 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1149 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150}
1151
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001152/*
1153 * The RX Stop command will not work for Yukon-2 if the BMU does not
1154 * reach the end of packet and since we can't make sure that we have
1155 * incoming data, we must reset the BMU while it is not doing a DMA
1156 * transfer. Since it is possible that the RX path is still active,
1157 * the RX RAM buffer will be stopped first, so any possible incoming
1158 * data will not trigger a DMA. After the RAM buffer is stopped, the
1159 * BMU is polled until any DMA in progress is ended and only then it
1160 * will be reset.
1161 */
1162static void sky2_rx_stop(struct sky2_port *sky2)
1163{
1164 struct sky2_hw *hw = sky2->hw;
1165 unsigned rxq = rxqaddr[sky2->port];
1166 int i;
1167
1168 /* disable the RAM Buffer receive queue */
1169 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1170
1171 for (i = 0; i < 0xffff; i++)
1172 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1173 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1174 goto stopped;
1175
1176 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1177 sky2->netdev->name);
1178stopped:
1179 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1180
1181 /* reset the Rx prefetch unit */
1182 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001183 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001184}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001186/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187static void sky2_rx_clean(struct sky2_port *sky2)
1188{
1189 unsigned i;
1190
1191 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001192 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001193 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194
1195 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001196 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197 kfree_skb(re->skb);
1198 re->skb = NULL;
1199 }
1200 }
1201}
1202
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001203/* Basic MII support */
1204static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1205{
1206 struct mii_ioctl_data *data = if_mii(ifr);
1207 struct sky2_port *sky2 = netdev_priv(dev);
1208 struct sky2_hw *hw = sky2->hw;
1209 int err = -EOPNOTSUPP;
1210
1211 if (!netif_running(dev))
1212 return -ENODEV; /* Phy still in reset */
1213
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001214 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001215 case SIOCGMIIPHY:
1216 data->phy_id = PHY_ADDR_MARV;
1217
1218 /* fallthru */
1219 case SIOCGMIIREG: {
1220 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001221
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001222 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001223 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001224 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001225
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001226 data->val_out = val;
1227 break;
1228 }
1229
1230 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001231 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001232 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1233 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001234 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001235 break;
1236 }
1237 return err;
1238}
1239
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001240#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001241static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001242{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001243 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001244 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1245 RX_VLAN_STRIP_ON);
1246 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1247 TX_VLAN_TAG_ON);
1248 } else {
1249 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1250 RX_VLAN_STRIP_OFF);
1251 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1252 TX_VLAN_TAG_OFF);
1253 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001254}
1255
1256static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1257{
1258 struct sky2_port *sky2 = netdev_priv(dev);
1259 struct sky2_hw *hw = sky2->hw;
1260 u16 port = sky2->port;
1261
1262 netif_tx_lock_bh(dev);
1263 napi_disable(&hw->napi);
1264
1265 sky2->vlgrp = grp;
1266 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001267
David S. Millerd1d08d12008-01-07 20:53:33 -08001268 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001269 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001270 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001271}
1272#endif
1273
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001274/* Amount of required worst case padding in rx buffer */
1275static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1276{
1277 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1278}
1279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001281 * Allocate an skb for receiving. If the MTU is large enough
1282 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001283 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001284static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001285{
1286 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001287 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001288
Stephen Hemminger724b6942009-08-18 15:17:10 +00001289 skb = netdev_alloc_skb(sky2->netdev,
1290 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001291 if (!skb)
1292 goto nomem;
1293
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001294 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001295 unsigned char *start;
1296 /*
1297 * Workaround for a bug in FIFO that cause hang
1298 * if the FIFO if the receive buffer is not 64 byte aligned.
1299 * The buffer returned from netdev_alloc_skb is
1300 * aligned except if slab debugging is enabled.
1301 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001302 start = PTR_ALIGN(skb->data, 8);
1303 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001304 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001305 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001306
1307 for (i = 0; i < sky2->rx_nfrags; i++) {
1308 struct page *page = alloc_page(GFP_ATOMIC);
1309
1310 if (!page)
1311 goto free_partial;
1312 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001313 }
1314
1315 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001316free_partial:
1317 kfree_skb(skb);
1318nomem:
1319 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001320}
1321
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001322static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1323{
1324 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1325}
1326
Stephen Hemminger82788c72006-01-17 13:43:10 -08001327/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001329 * Normal case this ends up creating one list element for skb
1330 * in the receive ring. Worst case if using large MTU and each
1331 * allocation falls on a different 64 bit region, that results
1332 * in 6 list elements per ring entry.
1333 * One element is used for checksum enable/disable, and one
1334 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001336static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001338 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001339 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001340 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001341 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001343 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001344 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001345
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001346 /* On PCI express lowering the watermark gives better performance */
1347 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1348 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1349
1350 /* These chips have no ram buffer?
1351 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001352 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001353 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1354 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001355 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001356
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001357 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1358
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001359 if (!(hw->flags & SKY2_HW_NEW_LE))
1360 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361
Stephen Hemminger14d02632006-09-26 11:57:43 -07001362 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001363 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364
1365 /* Stopping point for hardware truncation */
1366 thresh = (size - 8) / sizeof(u32);
1367
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001368 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1370
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001371 /* Compute residue after pages */
1372 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001373
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001374 /* Optimize to handle small packets and headers */
1375 if (size < copybreak)
1376 size = copybreak;
1377 if (size < ETH_HLEN)
1378 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001379
Stephen Hemminger14d02632006-09-26 11:57:43 -07001380 sky2->rx_data_size = size;
1381
1382 /* Fill Rx ring */
1383 for (i = 0; i < sky2->rx_pending; i++) {
1384 re = sky2->rx_ring + i;
1385
1386 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387 if (!re->skb)
1388 goto nomem;
1389
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001390 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1391 dev_kfree_skb(re->skb);
1392 re->skb = NULL;
1393 goto nomem;
1394 }
1395
Stephen Hemminger14d02632006-09-26 11:57:43 -07001396 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 }
1398
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001399 /*
1400 * The receiver hangs if it receives frames larger than the
1401 * packet buffer. As a workaround, truncate oversize frames, but
1402 * the register is limited to 9 bits, so if you do frames > 2052
1403 * you better get the MTU right!
1404 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001405 if (thresh > 0x1ff)
1406 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1407 else {
1408 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1409 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1410 }
1411
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001412 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001413 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001414
1415 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1416 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1417 /*
1418 * Disable flushing of non ASF packets;
1419 * must be done after initializing the BMUs;
1420 * drivers without ASF support should do this too, otherwise
1421 * it may happen that they cannot run on ASF devices;
1422 * remember that the MAC FIFO isn't reset during initialization.
1423 */
1424 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1425 }
1426
1427 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1428 /* Enable RX Home Address & Routing Header checksum fix */
1429 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1430 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1431
1432 /* Enable TX Home Address & Routing Header checksum fix */
1433 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1434 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1435 }
1436
1437
1438
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439 return 0;
1440nomem:
1441 sky2_rx_clean(sky2);
1442 return -ENOMEM;
1443}
1444
Mike McCormack90bbebb2009-09-01 03:21:35 +00001445static int sky2_alloc_buffers(struct sky2_port *sky2)
1446{
1447 struct sky2_hw *hw = sky2->hw;
1448
1449 /* must be power of 2 */
1450 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1451 sky2->tx_ring_size *
1452 sizeof(struct sky2_tx_le),
1453 &sky2->tx_le_map);
1454 if (!sky2->tx_le)
1455 goto nomem;
1456
1457 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1458 GFP_KERNEL);
1459 if (!sky2->tx_ring)
1460 goto nomem;
1461
1462 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1463 &sky2->rx_le_map);
1464 if (!sky2->rx_le)
1465 goto nomem;
1466 memset(sky2->rx_le, 0, RX_LE_BYTES);
1467
1468 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1469 GFP_KERNEL);
1470 if (!sky2->rx_ring)
1471 goto nomem;
1472
1473 return 0;
1474nomem:
1475 return -ENOMEM;
1476}
1477
1478static void sky2_free_buffers(struct sky2_port *sky2)
1479{
1480 struct sky2_hw *hw = sky2->hw;
1481
1482 if (sky2->rx_le) {
1483 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1484 sky2->rx_le, sky2->rx_le_map);
1485 sky2->rx_le = NULL;
1486 }
1487 if (sky2->tx_le) {
1488 pci_free_consistent(hw->pdev,
1489 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1490 sky2->tx_le, sky2->tx_le_map);
1491 sky2->tx_le = NULL;
1492 }
1493 kfree(sky2->tx_ring);
1494 kfree(sky2->rx_ring);
1495
1496 sky2->tx_ring = NULL;
1497 sky2->rx_ring = NULL;
1498}
1499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500/* Bring up network interface. */
1501static int sky2_up(struct net_device *dev)
1502{
1503 struct sky2_port *sky2 = netdev_priv(dev);
1504 struct sky2_hw *hw = sky2->hw;
1505 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001506 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001507 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001508 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001510 /*
1511 * On dual port PCI-X card, there is an problem where status
1512 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001513 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001514 if (otherdev && netif_running(otherdev) &&
1515 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001516 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001517
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001518 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001519 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001520 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1521
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001522 }
1523
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001524 netif_carrier_off(dev);
1525
Mike McCormack90bbebb2009-09-01 03:21:35 +00001526 err = sky2_alloc_buffers(sky2);
1527 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001529
1530 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 sky2_mac_init(hw, port);
1533
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001534 /* Register is number of 4K blocks on internal RAM buffer. */
1535 ramsize = sky2_read8(hw, B2_E_0) * 4;
1536 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001537 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001539 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001540 if (ramsize < 16)
1541 rxspace = ramsize / 2;
1542 else
1543 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001544
Stephen Hemminger67712902006-12-04 15:53:45 -08001545 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1546 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1547
1548 /* Make sure SyncQ is disabled */
1549 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1550 RB_RST_SET);
1551 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001552
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001553 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001554
Stephen Hemminger69161612007-06-04 17:23:26 -07001555 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1556 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1557 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1558
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001559 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001560 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1561 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001562 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001563
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001565 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001567#ifdef SKY2_VLAN_TAG_USED
1568 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1569#endif
1570
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001571 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001572 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001573 goto err_out;
1574
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001576 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001577 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001578 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001579 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001580
Alexey Dobriyana11da892009-01-30 13:45:31 -08001581 if (netif_msg_ifup(sky2))
1582 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 return 0;
1585
1586err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001587 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588 return err;
1589}
1590
Stephen Hemminger793b8832005-09-14 16:06:14 -07001591/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001592static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001594 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595}
1596
1597/* Number of list elements available for next tx */
1598static inline int tx_avail(const struct sky2_port *sky2)
1599{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001600 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601}
1602
1603/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001604static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605{
1606 unsigned count;
1607
Stephen Hemminger07e31632009-09-14 06:12:55 +00001608 count = (skb_shinfo(skb)->nr_frags + 1)
1609 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610
Herbert Xu89114af2006-07-08 13:34:32 -07001611 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001612 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001613 else if (sizeof(dma_addr_t) == sizeof(u32))
1614 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001615
Patrick McHardy84fa7932006-08-29 16:44:56 -07001616 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001617 ++count;
1618
1619 return count;
1620}
1621
stephen hemmingerf6815072010-02-01 13:41:47 +00001622static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001623{
1624 if (re->flags & TX_MAP_SINGLE)
1625 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1626 pci_unmap_len(re, maplen),
1627 PCI_DMA_TODEVICE);
1628 else if (re->flags & TX_MAP_PAGE)
1629 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1630 pci_unmap_len(re, maplen),
1631 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001632 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001633}
1634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 * Put one packet in ring for transmit.
1637 * A single packet can generate multiple list elements, and
1638 * the number of ring elements will probably be less than the number
1639 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001641static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1642 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643{
1644 struct sky2_port *sky2 = netdev_priv(dev);
1645 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001646 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001647 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001648 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001650 u32 upper;
1651 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 u16 mss;
1653 u8 ctrl;
1654
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001655 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1656 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658 len = skb_headlen(skb);
1659 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001660
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001661 if (pci_dma_mapping_error(hw->pdev, mapping))
1662 goto mapping_error;
1663
Mike McCormack9b289c32009-08-14 05:15:12 +00001664 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001665 if (unlikely(netif_msg_tx_queued(sky2)))
1666 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001667 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001668
Stephen Hemminger86c68872008-01-10 16:14:12 -08001669 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001670 upper = upper_32_bits(mapping);
1671 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001672 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001673 le->addr = cpu_to_le32(upper);
1674 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001676 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677
1678 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001679 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001680 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001681
1682 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001683 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemminger69161612007-06-04 17:23:26 -07001685 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001686 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001687 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001688
1689 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001690 le->opcode = OP_MSS | HW_OWNER;
1691 else
1692 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001693 sky2->tx_last_mss = mss;
1694 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695 }
1696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001698#ifdef SKY2_VLAN_TAG_USED
1699 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1700 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1701 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001702 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001703 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001704 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001705 } else
1706 le->opcode |= OP_VLAN;
1707 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1708 ctrl |= INS_VLAN;
1709 }
1710#endif
1711
1712 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001713 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001714 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001715 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001716 ctrl |= CALSUM; /* auto checksum */
1717 else {
1718 const unsigned offset = skb_transport_offset(skb);
1719 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001720
Stephen Hemminger69161612007-06-04 17:23:26 -07001721 tcpsum = offset << 16; /* sum start */
1722 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723
Stephen Hemminger69161612007-06-04 17:23:26 -07001724 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1725 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1726 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727
Stephen Hemminger69161612007-06-04 17:23:26 -07001728 if (tcpsum != sky2->tx_tcpsum) {
1729 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001730
Mike McCormack9b289c32009-08-14 05:15:12 +00001731 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001732 le->addr = cpu_to_le32(tcpsum);
1733 le->length = 0; /* initial checksum value */
1734 le->ctrl = 1; /* one packet */
1735 le->opcode = OP_TCPLISW | HW_OWNER;
1736 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001737 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001738 }
1739
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001740 re = sky2->tx_ring + slot;
1741 re->flags = TX_MAP_SINGLE;
1742 pci_unmap_addr_set(re, mapaddr, mapping);
1743 pci_unmap_len_set(re, maplen, len);
1744
Mike McCormack9b289c32009-08-14 05:15:12 +00001745 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001746 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747 le->length = cpu_to_le16(len);
1748 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001749 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751
1752 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001753 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754
1755 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1756 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001757
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001758 if (pci_dma_mapping_error(hw->pdev, mapping))
1759 goto mapping_unwind;
1760
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001761 upper = upper_32_bits(mapping);
1762 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001763 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001764 le->addr = cpu_to_le32(upper);
1765 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001766 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767 }
1768
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001769 re = sky2->tx_ring + slot;
1770 re->flags = TX_MAP_PAGE;
1771 pci_unmap_addr_set(re, mapaddr, mapping);
1772 pci_unmap_len_set(re, maplen, frag->size);
1773
Mike McCormack9b289c32009-08-14 05:15:12 +00001774 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001775 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 le->length = cpu_to_le16(frag->size);
1777 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001778 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001780
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001781 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001782 le->ctrl |= EOP;
1783
Mike McCormack9b289c32009-08-14 05:15:12 +00001784 sky2->tx_prod = slot;
1785
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001786 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1787 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001788
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001789 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001792
1793mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001794 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001795 re = sky2->tx_ring + i;
1796
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001797 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001798 }
1799
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001800mapping_error:
1801 if (net_ratelimit())
1802 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1803 dev_kfree_skb(skb);
1804 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805}
1806
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001808 * Free ring elements from starting at tx_cons until "done"
1809 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001810 * NB:
1811 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001812 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001813 * 2. This may run in parallel start_xmit because the it only
1814 * looks at the tail of the queue of FIFO (tx_cons), not
1815 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001817static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001819 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001820 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001821
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001822 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001823
Stephen Hemminger291ea612006-09-26 11:57:41 -07001824 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001825 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001826 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001827 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001829 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001831 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001832 if (unlikely(netif_msg_tx_done(sky2)))
1833 printk(KERN_DEBUG "%s: tx done %u\n",
1834 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001835
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001836 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001837 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001838
stephen hemmingerf6815072010-02-01 13:41:47 +00001839 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001840 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001841
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001842 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001843 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001844 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001845
Stephen Hemminger291ea612006-09-26 11:57:41 -07001846 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001847 smp_mb();
1848
Jarek Poplawski9db2f1b2010-01-04 08:48:41 +00001849 /* Wake unless it's detached, and called e.g. from sky2_down() */
1850 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852}
1853
Mike McCormack264bb4f2009-08-14 05:15:14 +00001854static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001855{
Mike McCormacka5109962009-08-14 05:15:13 +00001856 /* Disable Force Sync bit and Enable Alloc bit */
1857 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1858 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1859
1860 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1861 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1862 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1863
1864 /* Reset the PCI FIFO of the async Tx queue */
1865 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1866 BMU_RST_SET | BMU_FIFO_RST);
1867
1868 /* Reset the Tx prefetch units */
1869 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1870 PREF_UNIT_RST_SET);
1871
1872 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1873 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1874}
1875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876/* Network shutdown */
1877static int sky2_down(struct net_device *dev)
1878{
1879 struct sky2_port *sky2 = netdev_priv(dev);
1880 struct sky2_hw *hw = sky2->hw;
1881 unsigned port = sky2->port;
1882 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001883 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884
Stephen Hemminger1b537562005-12-20 15:08:07 -08001885 /* Never really got started! */
1886 if (!sky2->tx_le)
1887 return 0;
1888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889 if (netif_msg_ifdown(sky2))
1890 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1891
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001892 /* Force flow control off */
1893 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 /* Stop transmitter */
1896 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1897 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1898
1899 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001900 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001901
1902 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001903 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1905
1906 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1907
1908 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001909 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1910 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1912
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914
Stephen Hemminger6c835042009-06-17 07:30:35 +00001915 /* Force any delayed status interrrupt and NAPI */
1916 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1917 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1918 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1919 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1920
Mike McCormacka947a392009-07-21 20:57:56 -07001921 sky2_rx_stop(sky2);
1922
1923 /* Disable port IRQ */
1924 imask = sky2_read32(hw, B0_IMSK);
1925 imask &= ~portirq_msk[port];
1926 sky2_write32(hw, B0_IMSK, imask);
1927 sky2_read32(hw, B0_IMSK);
1928
Stephen Hemminger6c835042009-06-17 07:30:35 +00001929 synchronize_irq(hw->pdev->irq);
1930 napi_synchronize(&hw->napi);
1931
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001932 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001933 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001934 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001935
Mike McCormack264bb4f2009-08-14 05:15:14 +00001936 sky2_tx_reset(hw, port);
1937
Stephen Hemminger481cea42009-08-14 15:33:19 -07001938 /* Free any pending frames stuck in HW queue */
1939 sky2_tx_complete(sky2, sky2->tx_prod);
1940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941 sky2_rx_clean(sky2);
1942
Mike McCormack90bbebb2009-09-01 03:21:35 +00001943 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 return 0;
1946}
1947
1948static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1949{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001950 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001951 return SPEED_1000;
1952
Stephen Hemminger05745c42007-09-19 15:36:45 -07001953 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1954 if (aux & PHY_M_PS_SPEED_100)
1955 return SPEED_100;
1956 else
1957 return SPEED_10;
1958 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959
1960 switch (aux & PHY_M_PS_SPEED_MSK) {
1961 case PHY_M_PS_SPEED_1000:
1962 return SPEED_1000;
1963 case PHY_M_PS_SPEED_100:
1964 return SPEED_100;
1965 default:
1966 return SPEED_10;
1967 }
1968}
1969
1970static void sky2_link_up(struct sky2_port *sky2)
1971{
1972 struct sky2_hw *hw = sky2->hw;
1973 unsigned port = sky2->port;
1974 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001975 static const char *fc_name[] = {
1976 [FC_NONE] = "none",
1977 [FC_TX] = "tx",
1978 [FC_RX] = "rx",
1979 [FC_BOTH] = "both",
1980 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001983 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1985 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
1987 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1988
1989 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990
Stephen Hemminger75e80682007-09-19 15:36:46 -07001991 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001992
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001994 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1996
1997 if (netif_msg_link(sky2))
1998 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001999 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 sky2->netdev->name, sky2->speed,
2001 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002002 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003}
2004
2005static void sky2_link_down(struct sky2_port *sky2)
2006{
2007 struct sky2_hw *hw = sky2->hw;
2008 unsigned port = sky2->port;
2009 u16 reg;
2010
2011 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2012
2013 reg = gma_read16(hw, port, GM_GP_CTRL);
2014 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2015 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018
Brandon Philips809aaaa2009-10-29 17:01:49 -07002019 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002020 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2021
2022 if (netif_msg_link(sky2))
2023 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025 sky2_phy_init(hw, port);
2026}
2027
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002028static enum flow_control sky2_flow(int rx, int tx)
2029{
2030 if (rx)
2031 return tx ? FC_BOTH : FC_RX;
2032 else
2033 return tx ? FC_TX : FC_NONE;
2034}
2035
Stephen Hemminger793b8832005-09-14 16:06:14 -07002036static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2037{
2038 struct sky2_hw *hw = sky2->hw;
2039 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002040 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002041
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002042 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002043 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044 if (lpa & PHY_M_AN_RF) {
2045 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2046 return -1;
2047 }
2048
Stephen Hemminger793b8832005-09-14 16:06:14 -07002049 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2050 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2051 sky2->netdev->name);
2052 return -1;
2053 }
2054
Stephen Hemminger793b8832005-09-14 16:06:14 -07002055 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002056 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002057
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002058 /* Since the pause result bits seem to in different positions on
2059 * different chips. look at registers.
2060 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002061 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002062 /* Shift for bits in fiber PHY */
2063 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2064 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002065
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002066 if (advert & ADVERTISE_1000XPAUSE)
2067 advert |= ADVERTISE_PAUSE_CAP;
2068 if (advert & ADVERTISE_1000XPSE_ASYM)
2069 advert |= ADVERTISE_PAUSE_ASYM;
2070 if (lpa & LPA_1000XPAUSE)
2071 lpa |= LPA_PAUSE_CAP;
2072 if (lpa & LPA_1000XPAUSE_ASYM)
2073 lpa |= LPA_PAUSE_ASYM;
2074 }
2075
2076 sky2->flow_status = FC_NONE;
2077 if (advert & ADVERTISE_PAUSE_CAP) {
2078 if (lpa & LPA_PAUSE_CAP)
2079 sky2->flow_status = FC_BOTH;
2080 else if (advert & ADVERTISE_PAUSE_ASYM)
2081 sky2->flow_status = FC_RX;
2082 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2083 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2084 sky2->flow_status = FC_TX;
2085 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002086
Joe Perches8e95a202009-12-03 07:58:21 +00002087 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2088 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002089 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002090
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002091 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002092 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2093 else
2094 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2095
2096 return 0;
2097}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002099/* Interrupt from PHY */
2100static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002102 struct net_device *dev = hw->dev[port];
2103 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 u16 istatus, phystat;
2105
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002106 if (!netif_running(dev))
2107 return;
2108
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002109 spin_lock(&sky2->phy_lock);
2110 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2111 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113 if (netif_msg_intr(sky2))
2114 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2115 sky2->netdev->name, istatus, phystat);
2116
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002117 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002118 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002120 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121 }
2122
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 if (istatus & PHY_M_IS_LSP_CHANGE)
2124 sky2->speed = sky2_phy_speed(hw, phystat);
2125
2126 if (istatus & PHY_M_IS_DUP_CHANGE)
2127 sky2->duplex =
2128 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2129
2130 if (istatus & PHY_M_IS_LST_CHANGE) {
2131 if (phystat & PHY_M_PS_LINK_UP)
2132 sky2_link_up(sky2);
2133 else
2134 sky2_link_down(sky2);
2135 }
2136out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002137 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138}
2139
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002140/* Special quick link interrupt (Yukon-2 Optima only) */
2141static void sky2_qlink_intr(struct sky2_hw *hw)
2142{
2143 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2144 u32 imask;
2145 u16 phy;
2146
2147 /* disable irq */
2148 imask = sky2_read32(hw, B0_IMSK);
2149 imask &= ~Y2_IS_PHY_QLNK;
2150 sky2_write32(hw, B0_IMSK, imask);
2151
2152 /* reset PHY Link Detect */
2153 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002154 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002155 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002156 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002157
2158 sky2_link_up(sky2);
2159}
2160
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002161/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002162 * and tx queue is full (stopped).
2163 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164static void sky2_tx_timeout(struct net_device *dev)
2165{
2166 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002167 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
2169 if (netif_msg_timer(sky2))
2170 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2171
Stephen Hemminger8f246642006-03-20 15:48:21 -08002172 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002173 dev->name, sky2->tx_cons, sky2->tx_prod,
2174 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2175 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002176
Stephen Hemminger81906792007-02-15 16:40:33 -08002177 /* can't restart safely under softirq */
2178 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179}
2180
2181static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2182{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002183 struct sky2_port *sky2 = netdev_priv(dev);
2184 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002185 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002186 int err;
2187 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002188 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002189
2190 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2191 return -EINVAL;
2192
Stephen Hemminger05745c42007-09-19 15:36:45 -07002193 if (new_mtu > ETH_DATA_LEN &&
2194 (hw->chip_id == CHIP_ID_YUKON_FE ||
2195 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002196 return -EINVAL;
2197
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002198 if (!netif_running(dev)) {
2199 dev->mtu = new_mtu;
2200 return 0;
2201 }
2202
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002203 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002204 sky2_write32(hw, B0_IMSK, 0);
2205
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002206 dev->trans_start = jiffies; /* prevent tx timeout */
2207 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002208 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002209
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002210 synchronize_irq(hw->pdev->irq);
2211
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002212 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002213 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002214
2215 ctl = gma_read16(hw, port, GM_GP_CTRL);
2216 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002217 sky2_rx_stop(sky2);
2218 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219
2220 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002221
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002222 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2223 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002225 if (dev->mtu > ETH_DATA_LEN)
2226 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002228 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002229
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002230 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002231
2232 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002234
David S. Millerd1d08d12008-01-07 20:53:33 -08002235 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002236 napi_enable(&hw->napi);
2237
Stephen Hemminger1b537562005-12-20 15:08:07 -08002238 if (err)
2239 dev_close(dev);
2240 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002241 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002242
Stephen Hemminger1b537562005-12-20 15:08:07 -08002243 netif_wake_queue(dev);
2244 }
2245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246 return err;
2247}
2248
Stephen Hemminger14d02632006-09-26 11:57:43 -07002249/* For small just reuse existing skb for next receive */
2250static struct sk_buff *receive_copy(struct sky2_port *sky2,
2251 const struct rx_ring_info *re,
2252 unsigned length)
2253{
2254 struct sk_buff *skb;
2255
Eric Dumazet89d71a62009-10-13 05:34:20 +00002256 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002257 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002258 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2259 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002260 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002261 skb->ip_summed = re->skb->ip_summed;
2262 skb->csum = re->skb->csum;
2263 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2264 length, PCI_DMA_FROMDEVICE);
2265 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002266 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002267 }
2268 return skb;
2269}
2270
2271/* Adjust length of skb with fragments to match received data */
2272static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2273 unsigned int length)
2274{
2275 int i, num_frags;
2276 unsigned int size;
2277
2278 /* put header into skb */
2279 size = min(length, hdr_space);
2280 skb->tail += size;
2281 skb->len += size;
2282 length -= size;
2283
2284 num_frags = skb_shinfo(skb)->nr_frags;
2285 for (i = 0; i < num_frags; i++) {
2286 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2287
2288 if (length == 0) {
2289 /* don't need this page */
2290 __free_page(frag->page);
2291 --skb_shinfo(skb)->nr_frags;
2292 } else {
2293 size = min(length, (unsigned) PAGE_SIZE);
2294
2295 frag->size = size;
2296 skb->data_len += size;
2297 skb->truesize += size;
2298 skb->len += size;
2299 length -= size;
2300 }
2301 }
2302}
2303
2304/* Normal packet - take skb from ring element and put in a new one */
2305static struct sk_buff *receive_new(struct sky2_port *sky2,
2306 struct rx_ring_info *re,
2307 unsigned int length)
2308{
2309 struct sk_buff *skb, *nskb;
2310 unsigned hdr_space = sky2->rx_data_size;
2311
Stephen Hemminger14d02632006-09-26 11:57:43 -07002312 /* Don't be tricky about reusing pages (yet) */
2313 nskb = sky2_rx_alloc(sky2);
2314 if (unlikely(!nskb))
2315 return NULL;
2316
2317 skb = re->skb;
2318 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2319
2320 prefetch(skb->data);
2321 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002322 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2323 dev_kfree_skb(nskb);
2324 re->skb = skb;
2325 return NULL;
2326 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002327
2328 if (skb_shinfo(skb)->nr_frags)
2329 skb_put_frags(skb, hdr_space, length);
2330 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002331 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002332 return skb;
2333}
2334
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335/*
2336 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002337 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002338 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002339static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 u16 length, u32 status)
2341{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002342 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002343 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002344 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002345 u16 count = (status & GMR_FS_LEN) >> 16;
2346
2347#ifdef SKY2_VLAN_TAG_USED
2348 /* Account for vlan tag */
2349 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2350 count -= VLAN_HLEN;
2351#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352
2353 if (unlikely(netif_msg_rx_status(sky2)))
2354 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002355 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356
Stephen Hemminger793b8832005-09-14 16:06:14 -07002357 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002358 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002360 /* This chip has hardware problems that generates bogus status.
2361 * So do only marginal checking and expect higher level protocols
2362 * to handle crap frames.
2363 */
2364 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2365 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2366 length != count)
2367 goto okay;
2368
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002369 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 goto error;
2371
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002372 if (!(status & GMR_FS_RX_OK))
2373 goto resubmit;
2374
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002375 /* if length reported by DMA does not match PHY, packet was truncated */
2376 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002377 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002378
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002379okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002380 if (length < copybreak)
2381 skb = receive_copy(sky2, re, length);
2382 else
2383 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002384resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002385 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387 return skb;
2388
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002389len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002390 /* Truncation of overlength packets
2391 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002392 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002393 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002394 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2395 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002396 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002399 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002400 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002401 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002402 goto resubmit;
2403 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002404
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002405 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002407 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408
2409 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002410 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002412 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002414 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002415
Stephen Hemminger793b8832005-09-14 16:06:14 -07002416 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002417}
2418
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002419/* Transmit complete */
2420static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002421{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002422 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002423
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002424 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002425 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426}
2427
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002428static inline void sky2_skb_rx(const struct sky2_port *sky2,
2429 u32 status, struct sk_buff *skb)
2430{
2431#ifdef SKY2_VLAN_TAG_USED
2432 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2433 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2434 if (skb->ip_summed == CHECKSUM_NONE)
2435 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2436 else
2437 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2438 vlan_tag, skb);
2439 return;
2440 }
2441#endif
2442 if (skb->ip_summed == CHECKSUM_NONE)
2443 netif_receive_skb(skb);
2444 else
2445 napi_gro_receive(&sky2->hw->napi, skb);
2446}
2447
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002448static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2449 unsigned packets, unsigned bytes)
2450{
2451 if (packets) {
2452 struct net_device *dev = hw->dev[port];
2453
2454 dev->stats.rx_packets += packets;
2455 dev->stats.rx_bytes += bytes;
2456 dev->last_rx = jiffies;
2457 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2458 }
2459}
2460
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002461/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002462static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002464 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002465 unsigned int total_bytes[2] = { 0 };
2466 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002468 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002469 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002470 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002471 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002472 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002473 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475 u32 status;
2476 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002477 u8 opcode = le->opcode;
2478
2479 if (!(opcode & HW_OWNER))
2480 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002481
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002482 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002483
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002484 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002485 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002486 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002487 length = le16_to_cpu(le->length);
2488 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002490 le->opcode = 0;
2491 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002493 total_packets[port]++;
2494 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002495 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002496 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002497 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002498 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002499 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002500
Stephen Hemminger69161612007-06-04 17:23:26 -07002501 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002502 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002503 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002504 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2505 (le->css & CSS_TCPUDPCSOK))
2506 skb->ip_summed = CHECKSUM_UNNECESSARY;
2507 else
2508 skb->ip_summed = CHECKSUM_NONE;
2509 }
2510
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002511 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002512
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002513 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002514
Stephen Hemminger22e11702006-07-12 15:23:48 -07002515 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002516 if (++work_done >= to_do)
2517 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518 break;
2519
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002520#ifdef SKY2_VLAN_TAG_USED
2521 case OP_RXVLAN:
2522 sky2->rx_tag = length;
2523 break;
2524
2525 case OP_RXCHKSVLAN:
2526 sky2->rx_tag = length;
2527 /* fall through */
2528#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002530 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002531 break;
2532
Stephen Hemminger05745c42007-09-19 15:36:45 -07002533 /* If this happens then driver assuming wrong format */
2534 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2535 if (net_ratelimit())
2536 printk(KERN_NOTICE "%s: unexpected"
2537 " checksum status\n",
2538 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002539 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002540 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002541
Stephen Hemminger87418302007-03-08 12:42:30 -08002542 /* Both checksum counters are programmed to start at
2543 * the same offset, so unless there is a problem they
2544 * should match. This failure is an early indication that
2545 * hardware receive checksumming won't work.
2546 */
2547 if (likely(status >> 16 == (status & 0xffff))) {
2548 skb = sky2->rx_ring[sky2->rx_next].skb;
2549 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002550 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002551 } else {
2552 printk(KERN_NOTICE PFX "%s: hardware receive "
2553 "checksum problem (status = %#x)\n",
2554 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002555 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2556
Stephen Hemminger87418302007-03-08 12:42:30 -08002557 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002558 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002559 BMU_DIS_RX_CHKSUM);
2560 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561 break;
2562
2563 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002564 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002565 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002566 if (hw->dev[1])
2567 sky2_tx_done(hw->dev[1],
2568 ((status >> 24) & 0xff)
2569 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570 break;
2571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572 default:
2573 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002574 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002575 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002577 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002579 /* Fully processed status ring so clear irq */
2580 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2581
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002582exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002583 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2584 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002585
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002586 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587}
2588
2589static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2590{
2591 struct net_device *dev = hw->dev[port];
2592
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002593 if (net_ratelimit())
2594 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2595 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
2597 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002598 if (net_ratelimit())
2599 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2600 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 /* Clear IRQ */
2602 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2603 }
2604
2605 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002606 if (net_ratelimit())
2607 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2608 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609
2610 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2611 }
2612
2613 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002614 if (net_ratelimit())
2615 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2617 }
2618
2619 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002620 if (net_ratelimit())
2621 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2623 }
2624
2625 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002626 if (net_ratelimit())
2627 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2628 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002629 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2630 }
2631}
2632
2633static void sky2_hw_intr(struct sky2_hw *hw)
2634{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002635 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002637 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2638
2639 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640
Stephen Hemminger793b8832005-09-14 16:06:14 -07002641 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002642 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643
2644 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645 u16 pci_err;
2646
stephen hemmingera40ccc62010-01-24 18:46:06 +00002647 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002648 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002649 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002650 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002651 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002653 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002654 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002655 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 }
2657
2658 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002659 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002660 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002661
stephen hemmingera40ccc62010-01-24 18:46:06 +00002662 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002663 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2664 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2665 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002666 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002667 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002668
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002669 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002670 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 }
2672
2673 if (status & Y2_HWE_L1_MASK)
2674 sky2_hw_error(hw, 0, status);
2675 status >>= 8;
2676 if (status & Y2_HWE_L1_MASK)
2677 sky2_hw_error(hw, 1, status);
2678}
2679
2680static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2681{
2682 struct net_device *dev = hw->dev[port];
2683 struct sky2_port *sky2 = netdev_priv(dev);
2684 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2685
2686 if (netif_msg_intr(sky2))
2687 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2688 dev->name, status);
2689
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002690 if (status & GM_IS_RX_CO_OV)
2691 gma_read16(hw, port, GM_RX_IRQ_SRC);
2692
2693 if (status & GM_IS_TX_CO_OV)
2694 gma_read16(hw, port, GM_TX_IRQ_SRC);
2695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002697 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002698 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2699 }
2700
2701 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002702 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2704 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705}
2706
Stephen Hemminger40b01722007-04-11 14:47:59 -07002707/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002708static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002709{
2710 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002711 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002712
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002713 dev_err(&hw->pdev->dev, PFX
2714 "%s: descriptor error q=%#x get=%u put=%u\n",
2715 dev->name, (unsigned) q, (unsigned) idx,
2716 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002717
Stephen Hemminger40b01722007-04-11 14:47:59 -07002718 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002719}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002720
Stephen Hemminger75e80682007-09-19 15:36:46 -07002721static int sky2_rx_hung(struct net_device *dev)
2722{
2723 struct sky2_port *sky2 = netdev_priv(dev);
2724 struct sky2_hw *hw = sky2->hw;
2725 unsigned port = sky2->port;
2726 unsigned rxq = rxqaddr[port];
2727 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2728 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2729 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2730 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2731
2732 /* If idle and MAC or PCI is stuck */
2733 if (sky2->check.last == dev->last_rx &&
2734 ((mac_rp == sky2->check.mac_rp &&
2735 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2736 /* Check if the PCI RX hang */
2737 (fifo_rp == sky2->check.fifo_rp &&
2738 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2739 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2740 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2741 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2742 return 1;
2743 } else {
2744 sky2->check.last = dev->last_rx;
2745 sky2->check.mac_rp = mac_rp;
2746 sky2->check.mac_lev = mac_lev;
2747 sky2->check.fifo_rp = fifo_rp;
2748 sky2->check.fifo_lev = fifo_lev;
2749 return 0;
2750 }
2751}
2752
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002753static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002754{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002755 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002756
Stephen Hemminger75e80682007-09-19 15:36:46 -07002757 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002758 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002759 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002760 } else {
2761 int i, active = 0;
2762
2763 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002764 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002765 if (!netif_running(dev))
2766 continue;
2767 ++active;
2768
2769 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002770 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002771 sky2_rx_hung(dev)) {
2772 pr_info(PFX "%s: receiver hang detected\n",
2773 dev->name);
2774 schedule_work(&hw->restart_work);
2775 return;
2776 }
2777 }
2778
2779 if (active == 0)
2780 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002781 }
2782
Stephen Hemminger75e80682007-09-19 15:36:46 -07002783 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002784}
2785
Stephen Hemminger40b01722007-04-11 14:47:59 -07002786/* Hardware/software error handling */
2787static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002789 if (net_ratelimit())
2790 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002792 if (status & Y2_IS_HW_ERR)
2793 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002795 if (status & Y2_IS_IRQ_MAC1)
2796 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002798 if (status & Y2_IS_IRQ_MAC2)
2799 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002800
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002801 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002802 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002803
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002804 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002805 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002806
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002807 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002808 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002809
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002810 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002811 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002812}
2813
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002814static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002815{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002816 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002817 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002818 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002819 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002820
2821 if (unlikely(status & Y2_IS_ERROR))
2822 sky2_err_intr(hw, status);
2823
2824 if (status & Y2_IS_IRQ_PHY1)
2825 sky2_phy_intr(hw, 0);
2826
2827 if (status & Y2_IS_IRQ_PHY2)
2828 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002830 if (status & Y2_IS_PHY_QLNK)
2831 sky2_qlink_intr(hw);
2832
Stephen Hemminger26691832007-10-11 18:31:13 -07002833 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2834 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002835
David S. Miller6f535762007-10-11 18:08:29 -07002836 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002837 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002838 }
David S. Miller6f535762007-10-11 18:08:29 -07002839
Stephen Hemminger26691832007-10-11 18:31:13 -07002840 napi_complete(napi);
2841 sky2_read32(hw, B0_Y2_SP_LISR);
2842done:
2843
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002844 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002845}
2846
David Howells7d12e782006-10-05 14:55:46 +01002847static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002848{
2849 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002850 u32 status;
2851
2852 /* Reading this mask interrupts as side effect */
2853 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2854 if (status == 0 || status == ~0)
2855 return IRQ_NONE;
2856
2857 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002858
2859 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861 return IRQ_HANDLED;
2862}
2863
2864#ifdef CONFIG_NET_POLL_CONTROLLER
2865static void sky2_netpoll(struct net_device *dev)
2866{
2867 struct sky2_port *sky2 = netdev_priv(dev);
2868
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002869 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870}
2871#endif
2872
2873/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002874static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002876 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002878 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002879 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002880 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002881 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002882 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002883 return 125;
2884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002886 return 100;
2887
2888 case CHIP_ID_YUKON_FE_P:
2889 return 50;
2890
2891 case CHIP_ID_YUKON_XL:
2892 return 156;
2893
2894 default:
2895 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 }
2897}
2898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002899static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2900{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002901 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902}
2903
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002904static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2905{
2906 return clk / sky2_mhz(hw);
2907}
2908
2909
Stephen Hemmingere3173832007-02-06 10:45:39 -08002910static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002912 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002914 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002915 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002916
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002918
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002919 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002920 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2921
2922 switch(hw->chip_id) {
2923 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002924 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002925 break;
2926
2927 case CHIP_ID_YUKON_EC_U:
2928 hw->flags = SKY2_HW_GIGABIT
2929 | SKY2_HW_NEWER_PHY
2930 | SKY2_HW_ADV_POWER_CTL;
2931 break;
2932
2933 case CHIP_ID_YUKON_EX:
2934 hw->flags = SKY2_HW_GIGABIT
2935 | SKY2_HW_NEWER_PHY
2936 | SKY2_HW_NEW_LE
2937 | SKY2_HW_ADV_POWER_CTL;
2938
2939 /* New transmit checksum */
2940 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2941 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2942 break;
2943
2944 case CHIP_ID_YUKON_EC:
2945 /* This rev is really old, and requires untested workarounds */
2946 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2947 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2948 return -EOPNOTSUPP;
2949 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002950 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002951 break;
2952
2953 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002954 break;
2955
Stephen Hemminger05745c42007-09-19 15:36:45 -07002956 case CHIP_ID_YUKON_FE_P:
2957 hw->flags = SKY2_HW_NEWER_PHY
2958 | SKY2_HW_NEW_LE
2959 | SKY2_HW_AUTO_TX_SUM
2960 | SKY2_HW_ADV_POWER_CTL;
2961 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002962
2963 case CHIP_ID_YUKON_SUPR:
2964 hw->flags = SKY2_HW_GIGABIT
2965 | SKY2_HW_NEWER_PHY
2966 | SKY2_HW_NEW_LE
2967 | SKY2_HW_AUTO_TX_SUM
2968 | SKY2_HW_ADV_POWER_CTL;
2969 break;
2970
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002971 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00002972 hw->flags = SKY2_HW_GIGABIT
2973 | SKY2_HW_ADV_POWER_CTL;
2974 break;
2975
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002976 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002977 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00002978 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002979 | SKY2_HW_ADV_POWER_CTL;
2980 break;
2981
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002982 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002983 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2984 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 return -EOPNOTSUPP;
2986 }
2987
Stephen Hemmingere3173832007-02-06 10:45:39 -08002988 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002989 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2990 hw->flags |= SKY2_HW_FIBRE_PHY;
2991
Stephen Hemmingere3173832007-02-06 10:45:39 -08002992 hw->ports = 1;
2993 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2994 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2995 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2996 ++hw->ports;
2997 }
2998
Mike McCormack74a61eb2009-09-21 04:08:52 +00002999 if (sky2_read8(hw, B2_E_0))
3000 hw->flags |= SKY2_HW_RAM_BUFFER;
3001
Stephen Hemmingere3173832007-02-06 10:45:39 -08003002 return 0;
3003}
3004
3005static void sky2_reset(struct sky2_hw *hw)
3006{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003007 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003008 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003009 int i, cap;
3010 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003013 if (hw->chip_id == CHIP_ID_YUKON_EX) {
3014 status = sky2_read16(hw, HCU_CCSR);
3015 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3016 HCU_CCSR_UC_STATE_MSK);
3017 sky2_write16(hw, HCU_CCSR, status);
3018 } else
3019 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3020 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021
3022 /* do a SW reset */
3023 sky2_write8(hw, B0_CTST, CS_RST_SET);
3024 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3025
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003026 /* allow writes to PCI config */
3027 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3028
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003030 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003031 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003032 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033
3034 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3035
Stephen Hemminger555382c2007-08-29 12:58:14 -07003036 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3037 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003038 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3039 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003040
Stephen Hemminger555382c2007-08-29 12:58:14 -07003041 /* If error bit is stuck on ignore it */
3042 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3043 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003044 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003045 hwe_mask |= Y2_IS_PCI_EXP;
3046 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003048 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003049 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050
3051 for (i = 0; i < hw->ports; i++) {
3052 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3053 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003054
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003055 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3056 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003057 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3058 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3059 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003060
3061 }
3062
3063 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3064 /* enable MACSec clock gating */
3065 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066 }
3067
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003068 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3069 u16 reg;
3070 u32 msk;
3071
3072 if (hw->chip_rev == 0) {
3073 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3074 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3075
3076 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3077 reg = 10;
3078 } else {
3079 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3080 reg = 3;
3081 }
3082
3083 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3084
3085 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003086 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003087 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3088 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3089 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3090
3091
3092 /* enable PHY Quick Link */
3093 msk = sky2_read32(hw, B0_IMSK);
3094 msk |= Y2_IS_PHY_QLNK;
3095 sky2_write32(hw, B0_IMSK, msk);
3096
3097 /* check if PSMv2 was running before */
3098 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3099 if (reg & PCI_EXP_LNKCTL_ASPMC) {
3100 int cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3101 /* restore the PCIe Link Control register */
3102 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3103 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003104 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003105
3106 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3107 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3108 }
3109
Stephen Hemminger793b8832005-09-14 16:06:14 -07003110 /* Clear I2C IRQ noise */
3111 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112
3113 /* turn off hardware timer (unused) */
3114 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3115 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003116
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003117 /* Turn off descriptor polling */
3118 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119
3120 /* Turn off receive timestamp */
3121 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003122 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123
3124 /* enable the Tx Arbiters */
3125 for (i = 0; i < hw->ports; i++)
3126 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3127
3128 /* Initialize ram interface */
3129 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003130 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003131
3132 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3133 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3134 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3135 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3136 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3137 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3138 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3139 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3140 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3141 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3142 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3143 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3144 }
3145
Stephen Hemminger555382c2007-08-29 12:58:14 -07003146 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003149 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151 memset(hw->st_le, 0, STATUS_LE_BYTES);
3152 hw->st_idx = 0;
3153
3154 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3155 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3156
3157 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003158 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159
3160 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003161 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003163 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3164 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003165
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003166 /* set Status-FIFO ISR watermark */
3167 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3168 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3169 else
3170 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003172 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003173 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3174 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175
Stephen Hemminger793b8832005-09-14 16:06:14 -07003176 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3178
3179 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3180 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3181 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003182}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003184/* Take device down (offline).
3185 * Equivalent to doing dev_stop() but this does not
3186 * inform upper layers of the transistion.
3187 */
3188static void sky2_detach(struct net_device *dev)
3189{
3190 if (netif_running(dev)) {
3191 netif_device_detach(dev); /* stop txq */
3192 sky2_down(dev);
3193 }
3194}
3195
3196/* Bring device back after doing sky2_detach */
3197static int sky2_reattach(struct net_device *dev)
3198{
3199 int err = 0;
3200
3201 if (netif_running(dev)) {
3202 err = sky2_up(dev);
3203 if (err) {
3204 printk(KERN_INFO PFX "%s: could not restart %d\n",
3205 dev->name, err);
3206 dev_close(dev);
3207 } else {
3208 netif_device_attach(dev);
3209 sky2_set_multicast(dev);
3210 }
3211 }
3212
3213 return err;
3214}
3215
Stephen Hemminger81906792007-02-15 16:40:33 -08003216static void sky2_restart(struct work_struct *work)
3217{
3218 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003219 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003220
Stephen Hemminger81906792007-02-15 16:40:33 -08003221 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003222 for (i = 0; i < hw->ports; i++)
3223 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003224
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003225 napi_disable(&hw->napi);
3226 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003227 sky2_reset(hw);
3228 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003229 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003230
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003231 for (i = 0; i < hw->ports; i++)
3232 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003233
Stephen Hemminger81906792007-02-15 16:40:33 -08003234 rtnl_unlock();
3235}
3236
Stephen Hemmingere3173832007-02-06 10:45:39 -08003237static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3238{
3239 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3240}
3241
Mike McCormack2ca42312010-01-23 02:09:26 -08003242static void sky2_hw_set_wol(struct sky2_hw *hw)
3243{
3244 int wol = 0;
3245 int i;
3246
3247 for (i = 0; i < hw->ports; i++) {
3248 struct net_device *dev = hw->dev[i];
3249 struct sky2_port *sky2 = netdev_priv(dev);
3250
3251 if (sky2->wol)
3252 wol = 1;
3253 }
3254
3255 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3256 hw->chip_id == CHIP_ID_YUKON_EX ||
3257 hw->chip_id == CHIP_ID_YUKON_FE_P)
3258 sky2_write32(hw, B0_CTST, wol ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3259
3260 device_set_wakeup_enable(&hw->pdev->dev, wol);
3261}
3262
Stephen Hemmingere3173832007-02-06 10:45:39 -08003263static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3264{
3265 const struct sky2_port *sky2 = netdev_priv(dev);
3266
3267 wol->supported = sky2_wol_supported(sky2->hw);
3268 wol->wolopts = sky2->wol;
3269}
3270
3271static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3272{
3273 struct sky2_port *sky2 = netdev_priv(dev);
3274 struct sky2_hw *hw = sky2->hw;
3275
Joe Perches8e95a202009-12-03 07:58:21 +00003276 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3277 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003278 return -EOPNOTSUPP;
3279
3280 sky2->wol = wol->wolopts;
3281
Mike McCormack2ca42312010-01-23 02:09:26 -08003282 sky2_hw_set_wol(hw);
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003283
Stephen Hemmingere3173832007-02-06 10:45:39 -08003284 if (!netif_running(dev))
3285 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003286 return 0;
3287}
3288
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003289static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003291 if (sky2_is_copper(hw)) {
3292 u32 modes = SUPPORTED_10baseT_Half
3293 | SUPPORTED_10baseT_Full
3294 | SUPPORTED_100baseT_Half
3295 | SUPPORTED_100baseT_Full
3296 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003298 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003300 | SUPPORTED_1000baseT_Full;
3301 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003303 return SUPPORTED_1000baseT_Half
3304 | SUPPORTED_1000baseT_Full
3305 | SUPPORTED_Autoneg
3306 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307}
3308
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310{
3311 struct sky2_port *sky2 = netdev_priv(dev);
3312 struct sky2_hw *hw = sky2->hw;
3313
3314 ecmd->transceiver = XCVR_INTERNAL;
3315 ecmd->supported = sky2_supported_modes(hw);
3316 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003317 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003319 ecmd->speed = sky2->speed;
3320 } else {
3321 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003323 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324
3325 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003326 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3327 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328 ecmd->duplex = sky2->duplex;
3329 return 0;
3330}
3331
3332static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
3335 const struct sky2_hw *hw = sky2->hw;
3336 u32 supported = sky2_supported_modes(hw);
3337
3338 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003339 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340 ecmd->advertising = supported;
3341 sky2->duplex = -1;
3342 sky2->speed = -1;
3343 } else {
3344 u32 setting;
3345
Stephen Hemminger793b8832005-09-14 16:06:14 -07003346 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347 case SPEED_1000:
3348 if (ecmd->duplex == DUPLEX_FULL)
3349 setting = SUPPORTED_1000baseT_Full;
3350 else if (ecmd->duplex == DUPLEX_HALF)
3351 setting = SUPPORTED_1000baseT_Half;
3352 else
3353 return -EINVAL;
3354 break;
3355 case SPEED_100:
3356 if (ecmd->duplex == DUPLEX_FULL)
3357 setting = SUPPORTED_100baseT_Full;
3358 else if (ecmd->duplex == DUPLEX_HALF)
3359 setting = SUPPORTED_100baseT_Half;
3360 else
3361 return -EINVAL;
3362 break;
3363
3364 case SPEED_10:
3365 if (ecmd->duplex == DUPLEX_FULL)
3366 setting = SUPPORTED_10baseT_Full;
3367 else if (ecmd->duplex == DUPLEX_HALF)
3368 setting = SUPPORTED_10baseT_Half;
3369 else
3370 return -EINVAL;
3371 break;
3372 default:
3373 return -EINVAL;
3374 }
3375
3376 if ((setting & supported) == 0)
3377 return -EINVAL;
3378
3379 sky2->speed = ecmd->speed;
3380 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003381 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382 }
3383
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384 sky2->advertising = ecmd->advertising;
3385
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003386 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003387 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003388 sky2_set_multicast(dev);
3389 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390
3391 return 0;
3392}
3393
3394static void sky2_get_drvinfo(struct net_device *dev,
3395 struct ethtool_drvinfo *info)
3396{
3397 struct sky2_port *sky2 = netdev_priv(dev);
3398
3399 strcpy(info->driver, DRV_NAME);
3400 strcpy(info->version, DRV_VERSION);
3401 strcpy(info->fw_version, "N/A");
3402 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3403}
3404
3405static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003406 char name[ETH_GSTRING_LEN];
3407 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003408} sky2_stats[] = {
3409 { "tx_bytes", GM_TXO_OK_HI },
3410 { "rx_bytes", GM_RXO_OK_HI },
3411 { "tx_broadcast", GM_TXF_BC_OK },
3412 { "rx_broadcast", GM_RXF_BC_OK },
3413 { "tx_multicast", GM_TXF_MC_OK },
3414 { "rx_multicast", GM_RXF_MC_OK },
3415 { "tx_unicast", GM_TXF_UC_OK },
3416 { "rx_unicast", GM_RXF_UC_OK },
3417 { "tx_mac_pause", GM_TXF_MPAUSE },
3418 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003419 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 { "late_collision",GM_TXF_LAT_COL },
3421 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003422 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003424
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003425 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003427 { "rx_64_byte_packets", GM_RXF_64B },
3428 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3429 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3430 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3431 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3432 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3433 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003435 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3436 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003438
3439 { "tx_64_byte_packets", GM_TXF_64B },
3440 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3441 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3442 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3443 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3444 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3445 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3446 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447};
3448
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449static u32 sky2_get_rx_csum(struct net_device *dev)
3450{
3451 struct sky2_port *sky2 = netdev_priv(dev);
3452
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003453 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454}
3455
3456static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3457{
3458 struct sky2_port *sky2 = netdev_priv(dev);
3459
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003460 if (data)
3461 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3462 else
3463 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003464
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003465 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3466 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3467
3468 return 0;
3469}
3470
3471static u32 sky2_get_msglevel(struct net_device *netdev)
3472{
3473 struct sky2_port *sky2 = netdev_priv(netdev);
3474 return sky2->msg_enable;
3475}
3476
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003477static int sky2_nway_reset(struct net_device *dev)
3478{
3479 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003480
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003481 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003482 return -EINVAL;
3483
Stephen Hemminger1b537562005-12-20 15:08:07 -08003484 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003485 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003486
3487 return 0;
3488}
3489
Stephen Hemminger793b8832005-09-14 16:06:14 -07003490static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003491{
3492 struct sky2_hw *hw = sky2->hw;
3493 unsigned port = sky2->port;
3494 int i;
3495
3496 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003497 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003499 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003500
Stephen Hemminger793b8832005-09-14 16:06:14 -07003501 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003502 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3503}
3504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003505static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3506{
3507 struct sky2_port *sky2 = netdev_priv(netdev);
3508 sky2->msg_enable = value;
3509}
3510
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003511static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003512{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003513 switch (sset) {
3514 case ETH_SS_STATS:
3515 return ARRAY_SIZE(sky2_stats);
3516 default:
3517 return -EOPNOTSUPP;
3518 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003519}
3520
3521static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003522 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523{
3524 struct sky2_port *sky2 = netdev_priv(dev);
3525
Stephen Hemminger793b8832005-09-14 16:06:14 -07003526 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527}
3528
Stephen Hemminger793b8832005-09-14 16:06:14 -07003529static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003530{
3531 int i;
3532
3533 switch (stringset) {
3534 case ETH_SS_STATS:
3535 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3536 memcpy(data + i * ETH_GSTRING_LEN,
3537 sky2_stats[i].name, ETH_GSTRING_LEN);
3538 break;
3539 }
3540}
3541
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542static int sky2_set_mac_address(struct net_device *dev, void *p)
3543{
3544 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003545 struct sky2_hw *hw = sky2->hw;
3546 unsigned port = sky2->port;
3547 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003548
3549 if (!is_valid_ether_addr(addr->sa_data))
3550 return -EADDRNOTAVAIL;
3551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003553 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003555 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003557
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003558 /* virtual address for data */
3559 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3560
3561 /* physical address: used for pause frames */
3562 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003563
3564 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003565}
3566
Stephen Hemmingera052b522006-10-17 10:24:23 -07003567static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3568{
3569 u32 bit;
3570
3571 bit = ether_crc(ETH_ALEN, addr) & 63;
3572 filter[bit >> 3] |= 1 << (bit & 7);
3573}
3574
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003575static void sky2_set_multicast(struct net_device *dev)
3576{
3577 struct sky2_port *sky2 = netdev_priv(dev);
3578 struct sky2_hw *hw = sky2->hw;
3579 unsigned port = sky2->port;
3580 struct dev_mc_list *list = dev->mc_list;
3581 u16 reg;
3582 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003583 int rx_pause;
3584 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585
Stephen Hemmingera052b522006-10-17 10:24:23 -07003586 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003587 memset(filter, 0, sizeof(filter));
3588
3589 reg = gma_read16(hw, port, GM_RX_CTRL);
3590 reg |= GM_RXCR_UCF_ENA;
3591
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003592 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003594 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003596 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597 reg &= ~GM_RXCR_MCF_ENA;
3598 else {
3599 int i;
3600 reg |= GM_RXCR_MCF_ENA;
3601
Stephen Hemmingera052b522006-10-17 10:24:23 -07003602 if (rx_pause)
3603 sky2_add_filter(filter, pause_mc_addr);
3604
3605 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3606 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607 }
3608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003610 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003611 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003612 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003614 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003616 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617
3618 gma_write16(hw, port, GM_RX_CTRL, reg);
3619}
3620
3621/* Can have one global because blinking is controlled by
3622 * ethtool and that is always under RTNL mutex
3623 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003624static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003625{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003626 struct sky2_hw *hw = sky2->hw;
3627 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003628
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003629 spin_lock_bh(&sky2->phy_lock);
3630 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3631 hw->chip_id == CHIP_ID_YUKON_EX ||
3632 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3633 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003634 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3635 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003636
3637 switch (mode) {
3638 case MO_LED_OFF:
3639 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3640 PHY_M_LEDC_LOS_CTRL(8) |
3641 PHY_M_LEDC_INIT_CTRL(8) |
3642 PHY_M_LEDC_STA1_CTRL(8) |
3643 PHY_M_LEDC_STA0_CTRL(8));
3644 break;
3645 case MO_LED_ON:
3646 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3647 PHY_M_LEDC_LOS_CTRL(9) |
3648 PHY_M_LEDC_INIT_CTRL(9) |
3649 PHY_M_LEDC_STA1_CTRL(9) |
3650 PHY_M_LEDC_STA0_CTRL(9));
3651 break;
3652 case MO_LED_BLINK:
3653 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3654 PHY_M_LEDC_LOS_CTRL(0xa) |
3655 PHY_M_LEDC_INIT_CTRL(0xa) |
3656 PHY_M_LEDC_STA1_CTRL(0xa) |
3657 PHY_M_LEDC_STA0_CTRL(0xa));
3658 break;
3659 case MO_LED_NORM:
3660 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3661 PHY_M_LEDC_LOS_CTRL(1) |
3662 PHY_M_LEDC_INIT_CTRL(8) |
3663 PHY_M_LEDC_STA1_CTRL(7) |
3664 PHY_M_LEDC_STA0_CTRL(7));
3665 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003666
3667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003668 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003669 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003670 PHY_M_LED_MO_DUP(mode) |
3671 PHY_M_LED_MO_10(mode) |
3672 PHY_M_LED_MO_100(mode) |
3673 PHY_M_LED_MO_1000(mode) |
3674 PHY_M_LED_MO_RX(mode) |
3675 PHY_M_LED_MO_TX(mode));
3676
3677 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003678}
3679
3680/* blink LED's for finding board */
3681static int sky2_phys_id(struct net_device *dev, u32 data)
3682{
3683 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003684 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003686 if (data == 0)
3687 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003688
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003689 for (i = 0; i < data; i++) {
3690 sky2_led(sky2, MO_LED_ON);
3691 if (msleep_interruptible(500))
3692 break;
3693 sky2_led(sky2, MO_LED_OFF);
3694 if (msleep_interruptible(500))
3695 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003696 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003697 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003698
3699 return 0;
3700}
3701
3702static void sky2_get_pauseparam(struct net_device *dev,
3703 struct ethtool_pauseparam *ecmd)
3704{
3705 struct sky2_port *sky2 = netdev_priv(dev);
3706
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003707 switch (sky2->flow_mode) {
3708 case FC_NONE:
3709 ecmd->tx_pause = ecmd->rx_pause = 0;
3710 break;
3711 case FC_TX:
3712 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3713 break;
3714 case FC_RX:
3715 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3716 break;
3717 case FC_BOTH:
3718 ecmd->tx_pause = ecmd->rx_pause = 1;
3719 }
3720
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003721 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3722 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003723}
3724
3725static int sky2_set_pauseparam(struct net_device *dev,
3726 struct ethtool_pauseparam *ecmd)
3727{
3728 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003729
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003730 if (ecmd->autoneg == AUTONEG_ENABLE)
3731 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3732 else
3733 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3734
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003735 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003736
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003737 if (netif_running(dev))
3738 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003740 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003741}
3742
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003743static int sky2_get_coalesce(struct net_device *dev,
3744 struct ethtool_coalesce *ecmd)
3745{
3746 struct sky2_port *sky2 = netdev_priv(dev);
3747 struct sky2_hw *hw = sky2->hw;
3748
3749 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3750 ecmd->tx_coalesce_usecs = 0;
3751 else {
3752 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3753 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3754 }
3755 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3756
3757 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3758 ecmd->rx_coalesce_usecs = 0;
3759 else {
3760 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3761 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3762 }
3763 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3764
3765 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3766 ecmd->rx_coalesce_usecs_irq = 0;
3767 else {
3768 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3769 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3770 }
3771
3772 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3773
3774 return 0;
3775}
3776
3777/* Note: this affect both ports */
3778static int sky2_set_coalesce(struct net_device *dev,
3779 struct ethtool_coalesce *ecmd)
3780{
3781 struct sky2_port *sky2 = netdev_priv(dev);
3782 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003783 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003784
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003785 if (ecmd->tx_coalesce_usecs > tmax ||
3786 ecmd->rx_coalesce_usecs > tmax ||
3787 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003788 return -EINVAL;
3789
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003790 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003791 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003792 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003793 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003794 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003795 return -EINVAL;
3796
3797 if (ecmd->tx_coalesce_usecs == 0)
3798 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3799 else {
3800 sky2_write32(hw, STAT_TX_TIMER_INI,
3801 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3802 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3803 }
3804 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3805
3806 if (ecmd->rx_coalesce_usecs == 0)
3807 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3808 else {
3809 sky2_write32(hw, STAT_LEV_TIMER_INI,
3810 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3811 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3812 }
3813 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3814
3815 if (ecmd->rx_coalesce_usecs_irq == 0)
3816 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3817 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003818 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003819 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3820 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3821 }
3822 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3823 return 0;
3824}
3825
Stephen Hemminger793b8832005-09-14 16:06:14 -07003826static void sky2_get_ringparam(struct net_device *dev,
3827 struct ethtool_ringparam *ering)
3828{
3829 struct sky2_port *sky2 = netdev_priv(dev);
3830
3831 ering->rx_max_pending = RX_MAX_PENDING;
3832 ering->rx_mini_max_pending = 0;
3833 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003834 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003835
3836 ering->rx_pending = sky2->rx_pending;
3837 ering->rx_mini_pending = 0;
3838 ering->rx_jumbo_pending = 0;
3839 ering->tx_pending = sky2->tx_pending;
3840}
3841
3842static int sky2_set_ringparam(struct net_device *dev,
3843 struct ethtool_ringparam *ering)
3844{
3845 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003846
3847 if (ering->rx_pending > RX_MAX_PENDING ||
3848 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003849 ering->tx_pending < TX_MIN_PENDING ||
3850 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003851 return -EINVAL;
3852
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003853 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003854
3855 sky2->rx_pending = ering->rx_pending;
3856 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003857 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003858
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003859 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003860}
3861
Stephen Hemminger793b8832005-09-14 16:06:14 -07003862static int sky2_get_regs_len(struct net_device *dev)
3863{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003864 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003865}
3866
3867/*
3868 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003869 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003870 */
3871static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3872 void *p)
3873{
3874 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003875 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003876 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003877
3878 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003879
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003880 for (b = 0; b < 128; b++) {
3881 /* This complicated switch statement is to make sure and
3882 * only access regions that are unreserved.
3883 * Some blocks are only valid on dual port cards.
3884 * and block 3 has some special diagnostic registers that
3885 * are poison.
3886 */
3887 switch (b) {
3888 case 3:
3889 /* skip diagnostic ram region */
3890 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3891 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003892
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003893 /* dual port cards only */
3894 case 5: /* Tx Arbiter 2 */
3895 case 9: /* RX2 */
3896 case 14 ... 15: /* TX2 */
3897 case 17: case 19: /* Ram Buffer 2 */
3898 case 22 ... 23: /* Tx Ram Buffer 2 */
3899 case 25: /* Rx MAC Fifo 1 */
3900 case 27: /* Tx MAC Fifo 2 */
3901 case 31: /* GPHY 2 */
3902 case 40 ... 47: /* Pattern Ram 2 */
3903 case 52: case 54: /* TCP Segmentation 2 */
3904 case 112 ... 116: /* GMAC 2 */
3905 if (sky2->hw->ports == 1)
3906 goto reserved;
3907 /* fall through */
3908 case 0: /* Control */
3909 case 2: /* Mac address */
3910 case 4: /* Tx Arbiter 1 */
3911 case 7: /* PCI express reg */
3912 case 8: /* RX1 */
3913 case 12 ... 13: /* TX1 */
3914 case 16: case 18:/* Rx Ram Buffer 1 */
3915 case 20 ... 21: /* Tx Ram Buffer 1 */
3916 case 24: /* Rx MAC Fifo 1 */
3917 case 26: /* Tx MAC Fifo 1 */
3918 case 28 ... 29: /* Descriptor and status unit */
3919 case 30: /* GPHY 1*/
3920 case 32 ... 39: /* Pattern Ram 1 */
3921 case 48: case 50: /* TCP Segmentation 1 */
3922 case 56 ... 60: /* PCI space */
3923 case 80 ... 84: /* GMAC 1 */
3924 memcpy_fromio(p, io, 128);
3925 break;
3926 default:
3927reserved:
3928 memset(p, 0, 128);
3929 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003930
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003931 p += 128;
3932 io += 128;
3933 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003934}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003935
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003936/* In order to do Jumbo packets on these chips, need to turn off the
3937 * transmit store/forward. Therefore checksum offload won't work.
3938 */
3939static int no_tx_offload(struct net_device *dev)
3940{
3941 const struct sky2_port *sky2 = netdev_priv(dev);
3942 const struct sky2_hw *hw = sky2->hw;
3943
Stephen Hemminger69161612007-06-04 17:23:26 -07003944 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003945}
3946
3947static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3948{
3949 if (data && no_tx_offload(dev))
3950 return -EINVAL;
3951
3952 return ethtool_op_set_tx_csum(dev, data);
3953}
3954
3955
3956static int sky2_set_tso(struct net_device *dev, u32 data)
3957{
3958 if (data && no_tx_offload(dev))
3959 return -EINVAL;
3960
3961 return ethtool_op_set_tso(dev, data);
3962}
3963
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003964static int sky2_get_eeprom_len(struct net_device *dev)
3965{
3966 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003967 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003968 u16 reg2;
3969
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003970 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003971 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3972}
3973
Stephen Hemminger14132352008-08-27 20:46:26 -07003974static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003975{
Stephen Hemminger14132352008-08-27 20:46:26 -07003976 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003977
Stephen Hemminger14132352008-08-27 20:46:26 -07003978 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3979 /* Can take up to 10.6 ms for write */
3980 if (time_after(jiffies, start + HZ/4)) {
3981 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3982 return -ETIMEDOUT;
3983 }
3984 mdelay(1);
3985 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003986
Stephen Hemminger14132352008-08-27 20:46:26 -07003987 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003988}
3989
Stephen Hemminger14132352008-08-27 20:46:26 -07003990static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3991 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003992{
Stephen Hemminger14132352008-08-27 20:46:26 -07003993 int rc = 0;
3994
3995 while (length > 0) {
3996 u32 val;
3997
3998 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3999 rc = sky2_vpd_wait(hw, cap, 0);
4000 if (rc)
4001 break;
4002
4003 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4004
4005 memcpy(data, &val, min(sizeof(val), length));
4006 offset += sizeof(u32);
4007 data += sizeof(u32);
4008 length -= sizeof(u32);
4009 }
4010
4011 return rc;
4012}
4013
4014static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4015 u16 offset, unsigned int length)
4016{
4017 unsigned int i;
4018 int rc = 0;
4019
4020 for (i = 0; i < length; i += sizeof(u32)) {
4021 u32 val = *(u32 *)(data + i);
4022
4023 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4024 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4025
4026 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4027 if (rc)
4028 break;
4029 }
4030 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004031}
4032
4033static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4034 u8 *data)
4035{
4036 struct sky2_port *sky2 = netdev_priv(dev);
4037 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004038
4039 if (!cap)
4040 return -EINVAL;
4041
4042 eeprom->magic = SKY2_EEPROM_MAGIC;
4043
Stephen Hemminger14132352008-08-27 20:46:26 -07004044 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004045}
4046
4047static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4048 u8 *data)
4049{
4050 struct sky2_port *sky2 = netdev_priv(dev);
4051 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004052
4053 if (!cap)
4054 return -EINVAL;
4055
4056 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4057 return -EINVAL;
4058
Stephen Hemminger14132352008-08-27 20:46:26 -07004059 /* Partial writes not supported */
4060 if ((eeprom->offset & 3) || (eeprom->len & 3))
4061 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004062
Stephen Hemminger14132352008-08-27 20:46:26 -07004063 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004064}
4065
4066
Jeff Garzik7282d492006-09-13 14:30:00 -04004067static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004068 .get_settings = sky2_get_settings,
4069 .set_settings = sky2_set_settings,
4070 .get_drvinfo = sky2_get_drvinfo,
4071 .get_wol = sky2_get_wol,
4072 .set_wol = sky2_set_wol,
4073 .get_msglevel = sky2_get_msglevel,
4074 .set_msglevel = sky2_set_msglevel,
4075 .nway_reset = sky2_nway_reset,
4076 .get_regs_len = sky2_get_regs_len,
4077 .get_regs = sky2_get_regs,
4078 .get_link = ethtool_op_get_link,
4079 .get_eeprom_len = sky2_get_eeprom_len,
4080 .get_eeprom = sky2_get_eeprom,
4081 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004082 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004083 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004084 .set_tso = sky2_set_tso,
4085 .get_rx_csum = sky2_get_rx_csum,
4086 .set_rx_csum = sky2_set_rx_csum,
4087 .get_strings = sky2_get_strings,
4088 .get_coalesce = sky2_get_coalesce,
4089 .set_coalesce = sky2_set_coalesce,
4090 .get_ringparam = sky2_get_ringparam,
4091 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004092 .get_pauseparam = sky2_get_pauseparam,
4093 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004094 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004095 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004096 .get_ethtool_stats = sky2_get_ethtool_stats,
4097};
4098
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004099#ifdef CONFIG_SKY2_DEBUG
4100
4101static struct dentry *sky2_debug;
4102
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004103
4104/*
4105 * Read and parse the first part of Vital Product Data
4106 */
4107#define VPD_SIZE 128
4108#define VPD_MAGIC 0x82
4109
4110static const struct vpd_tag {
4111 char tag[2];
4112 char *label;
4113} vpd_tags[] = {
4114 { "PN", "Part Number" },
4115 { "EC", "Engineering Level" },
4116 { "MN", "Manufacturer" },
4117 { "SN", "Serial Number" },
4118 { "YA", "Asset Tag" },
4119 { "VL", "First Error Log Message" },
4120 { "VF", "Second Error Log Message" },
4121 { "VB", "Boot Agent ROM Configuration" },
4122 { "VE", "EFI UNDI Configuration" },
4123};
4124
4125static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4126{
4127 size_t vpd_size;
4128 loff_t offs;
4129 u8 len;
4130 unsigned char *buf;
4131 u16 reg2;
4132
4133 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4134 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4135
4136 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4137 buf = kmalloc(vpd_size, GFP_KERNEL);
4138 if (!buf) {
4139 seq_puts(seq, "no memory!\n");
4140 return;
4141 }
4142
4143 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4144 seq_puts(seq, "VPD read failed\n");
4145 goto out;
4146 }
4147
4148 if (buf[0] != VPD_MAGIC) {
4149 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4150 goto out;
4151 }
4152 len = buf[1];
4153 if (len == 0 || len > vpd_size - 4) {
4154 seq_printf(seq, "Invalid id length: %d\n", len);
4155 goto out;
4156 }
4157
4158 seq_printf(seq, "%.*s\n", len, buf + 3);
4159 offs = len + 3;
4160
4161 while (offs < vpd_size - 4) {
4162 int i;
4163
4164 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4165 break;
4166 len = buf[offs + 2];
4167 if (offs + len + 3 >= vpd_size)
4168 break;
4169
4170 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4171 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4172 seq_printf(seq, " %s: %.*s\n",
4173 vpd_tags[i].label, len, buf + offs + 3);
4174 break;
4175 }
4176 }
4177 offs += len + 3;
4178 }
4179out:
4180 kfree(buf);
4181}
4182
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004183static int sky2_debug_show(struct seq_file *seq, void *v)
4184{
4185 struct net_device *dev = seq->private;
4186 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004187 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004188 unsigned port = sky2->port;
4189 unsigned idx, last;
4190 int sop;
4191
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004192 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004193
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004194 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004195 sky2_read32(hw, B0_ISRC),
4196 sky2_read32(hw, B0_IMSK),
4197 sky2_read32(hw, B0_Y2_SP_ICR));
4198
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004199 if (!netif_running(dev)) {
4200 seq_printf(seq, "network not running\n");
4201 return 0;
4202 }
4203
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004204 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004205 last = sky2_read16(hw, STAT_PUT_IDX);
4206
4207 if (hw->st_idx == last)
4208 seq_puts(seq, "Status ring (empty)\n");
4209 else {
4210 seq_puts(seq, "Status ring\n");
4211 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4212 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4213 const struct sky2_status_le *le = hw->st_le + idx;
4214 seq_printf(seq, "[%d] %#x %d %#x\n",
4215 idx, le->opcode, le->length, le->status);
4216 }
4217 seq_puts(seq, "\n");
4218 }
4219
4220 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4221 sky2->tx_cons, sky2->tx_prod,
4222 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4223 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4224
4225 /* Dump contents of tx ring */
4226 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004227 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4228 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004229 const struct sky2_tx_le *le = sky2->tx_le + idx;
4230 u32 a = le32_to_cpu(le->addr);
4231
4232 if (sop)
4233 seq_printf(seq, "%u:", idx);
4234 sop = 0;
4235
4236 switch(le->opcode & ~HW_OWNER) {
4237 case OP_ADDR64:
4238 seq_printf(seq, " %#x:", a);
4239 break;
4240 case OP_LRGLEN:
4241 seq_printf(seq, " mtu=%d", a);
4242 break;
4243 case OP_VLAN:
4244 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4245 break;
4246 case OP_TCPLISW:
4247 seq_printf(seq, " csum=%#x", a);
4248 break;
4249 case OP_LARGESEND:
4250 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4251 break;
4252 case OP_PACKET:
4253 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4254 break;
4255 case OP_BUFFER:
4256 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4257 break;
4258 default:
4259 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4260 a, le16_to_cpu(le->length));
4261 }
4262
4263 if (le->ctrl & EOP) {
4264 seq_putc(seq, '\n');
4265 sop = 1;
4266 }
4267 }
4268
4269 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4270 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004271 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004272 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4273
David S. Millerd1d08d12008-01-07 20:53:33 -08004274 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004275 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004276 return 0;
4277}
4278
4279static int sky2_debug_open(struct inode *inode, struct file *file)
4280{
4281 return single_open(file, sky2_debug_show, inode->i_private);
4282}
4283
4284static const struct file_operations sky2_debug_fops = {
4285 .owner = THIS_MODULE,
4286 .open = sky2_debug_open,
4287 .read = seq_read,
4288 .llseek = seq_lseek,
4289 .release = single_release,
4290};
4291
4292/*
4293 * Use network device events to create/remove/rename
4294 * debugfs file entries
4295 */
4296static int sky2_device_event(struct notifier_block *unused,
4297 unsigned long event, void *ptr)
4298{
4299 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004300 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004301
Stephen Hemminger1436b302008-11-19 21:59:54 -08004302 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004303 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004304
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004305 switch(event) {
4306 case NETDEV_CHANGENAME:
4307 if (sky2->debugfs) {
4308 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4309 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004310 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004311 break;
4312
4313 case NETDEV_GOING_DOWN:
4314 if (sky2->debugfs) {
4315 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4316 dev->name);
4317 debugfs_remove(sky2->debugfs);
4318 sky2->debugfs = NULL;
4319 }
4320 break;
4321
4322 case NETDEV_UP:
4323 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4324 sky2_debug, dev,
4325 &sky2_debug_fops);
4326 if (IS_ERR(sky2->debugfs))
4327 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004328 }
4329
4330 return NOTIFY_DONE;
4331}
4332
4333static struct notifier_block sky2_notifier = {
4334 .notifier_call = sky2_device_event,
4335};
4336
4337
4338static __init void sky2_debug_init(void)
4339{
4340 struct dentry *ent;
4341
4342 ent = debugfs_create_dir("sky2", NULL);
4343 if (!ent || IS_ERR(ent))
4344 return;
4345
4346 sky2_debug = ent;
4347 register_netdevice_notifier(&sky2_notifier);
4348}
4349
4350static __exit void sky2_debug_cleanup(void)
4351{
4352 if (sky2_debug) {
4353 unregister_netdevice_notifier(&sky2_notifier);
4354 debugfs_remove(sky2_debug);
4355 sky2_debug = NULL;
4356 }
4357}
4358
4359#else
4360#define sky2_debug_init()
4361#define sky2_debug_cleanup()
4362#endif
4363
Stephen Hemminger1436b302008-11-19 21:59:54 -08004364/* Two copies of network device operations to handle special case of
4365 not allowing netpoll on second port */
4366static const struct net_device_ops sky2_netdev_ops[2] = {
4367 {
4368 .ndo_open = sky2_up,
4369 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004370 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004371 .ndo_do_ioctl = sky2_ioctl,
4372 .ndo_validate_addr = eth_validate_addr,
4373 .ndo_set_mac_address = sky2_set_mac_address,
4374 .ndo_set_multicast_list = sky2_set_multicast,
4375 .ndo_change_mtu = sky2_change_mtu,
4376 .ndo_tx_timeout = sky2_tx_timeout,
4377#ifdef SKY2_VLAN_TAG_USED
4378 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4379#endif
4380#ifdef CONFIG_NET_POLL_CONTROLLER
4381 .ndo_poll_controller = sky2_netpoll,
4382#endif
4383 },
4384 {
4385 .ndo_open = sky2_up,
4386 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004387 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004388 .ndo_do_ioctl = sky2_ioctl,
4389 .ndo_validate_addr = eth_validate_addr,
4390 .ndo_set_mac_address = sky2_set_mac_address,
4391 .ndo_set_multicast_list = sky2_set_multicast,
4392 .ndo_change_mtu = sky2_change_mtu,
4393 .ndo_tx_timeout = sky2_tx_timeout,
4394#ifdef SKY2_VLAN_TAG_USED
4395 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4396#endif
4397 },
4398};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004399
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004400/* Initialize network device */
4401static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004402 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004403 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004404{
4405 struct sky2_port *sky2;
4406 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4407
4408 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004409 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004410 return NULL;
4411 }
4412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004414 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004416 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004417 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004418
4419 sky2 = netdev_priv(dev);
4420 sky2->netdev = dev;
4421 sky2->hw = hw;
4422 sky2->msg_enable = netif_msg_init(debug, default_msg);
4423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004424 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004425 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4426 if (hw->chip_id != CHIP_ID_YUKON_XL)
4427 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4428
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004429 sky2->flow_mode = FC_BOTH;
4430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431 sky2->duplex = -1;
4432 sky2->speed = -1;
4433 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004434 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004435
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004436 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004437
Stephen Hemminger793b8832005-09-14 16:06:14 -07004438 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004439 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004440 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004441
4442 hw->dev[port] = dev;
4443
4444 sky2->port = port;
4445
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004446 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447 if (highmem)
4448 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004449
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004450#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004451 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4452 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4453 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4454 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004455 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004456#endif
4457
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004458 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004459 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004460 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004461
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462 return dev;
4463}
4464
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004465static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004466{
4467 const struct sky2_port *sky2 = netdev_priv(dev);
4468
4469 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004470 printk(KERN_INFO PFX "%s: addr %pM\n",
4471 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004472}
4473
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004474/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004475static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004476{
4477 struct sky2_hw *hw = dev_id;
4478 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4479
4480 if (status == 0)
4481 return IRQ_NONE;
4482
4483 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004484 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004485 wake_up(&hw->msi_wait);
4486 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4487 }
4488 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4489
4490 return IRQ_HANDLED;
4491}
4492
4493/* Test interrupt path by forcing a a software IRQ */
4494static int __devinit sky2_test_msi(struct sky2_hw *hw)
4495{
4496 struct pci_dev *pdev = hw->pdev;
4497 int err;
4498
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004499 init_waitqueue_head (&hw->msi_wait);
4500
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004501 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4502
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004503 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004504 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004505 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004506 return err;
4507 }
4508
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004509 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004510 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004511
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004512 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004513
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004514 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004515 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004516 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4517 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004518
4519 err = -EOPNOTSUPP;
4520 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4521 }
4522
4523 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004524 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004525
4526 free_irq(pdev->irq, hw);
4527
4528 return err;
4529}
4530
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004531/* This driver supports yukon2 chipset only */
4532static const char *sky2_name(u8 chipid, char *buf, int sz)
4533{
4534 const char *name[] = {
4535 "XL", /* 0xb3 */
4536 "EC Ultra", /* 0xb4 */
4537 "Extreme", /* 0xb5 */
4538 "EC", /* 0xb6 */
4539 "FE", /* 0xb7 */
4540 "FE+", /* 0xb8 */
4541 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004542 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004543 "Unknown", /* 0xbb */
4544 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004545 };
4546
stephen hemmingerdae3a512009-12-14 08:33:47 +00004547 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004548 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4549 else
4550 snprintf(buf, sz, "(chip %#x)", chipid);
4551 return buf;
4552}
4553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004554static int __devinit sky2_probe(struct pci_dev *pdev,
4555 const struct pci_device_id *ent)
4556{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004557 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004558 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004559 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004560 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004561 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004562
Stephen Hemminger793b8832005-09-14 16:06:14 -07004563 err = pci_enable_device(pdev);
4564 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004565 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004566 goto err_out;
4567 }
4568
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004569 /* Get configuration information
4570 * Note: only regular PCI config access once to test for HW issues
4571 * other PCI access through shared memory for speed and to
4572 * avoid MMCONFIG problems.
4573 */
4574 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4575 if (err) {
4576 dev_err(&pdev->dev, "PCI read config failed\n");
4577 goto err_out;
4578 }
4579
4580 if (~reg == 0) {
4581 dev_err(&pdev->dev, "PCI configuration read error\n");
4582 goto err_out;
4583 }
4584
Stephen Hemminger793b8832005-09-14 16:06:14 -07004585 err = pci_request_regions(pdev, DRV_NAME);
4586 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004587 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004588 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 }
4590
4591 pci_set_master(pdev);
4592
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004593 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004594 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004595 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004596 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004597 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004598 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4599 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004600 goto err_out_free_regions;
4601 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004602 } else {
Yang Hongyang284901a92009-04-06 19:01:15 -07004603 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004604 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004605 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004606 goto err_out_free_regions;
4607 }
4608 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004609
Stephen Hemminger38345072009-02-03 11:27:30 +00004610
4611#ifdef __BIG_ENDIAN
4612 /* The sk98lin vendor driver uses hardware byte swapping but
4613 * this driver uses software swapping.
4614 */
4615 reg &= ~PCI_REV_DESC;
4616 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4617 if (err) {
4618 dev_err(&pdev->dev, "PCI write config failed\n");
4619 goto err_out_free_regions;
4620 }
4621#endif
4622
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004623 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004625 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004626
4627 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4628 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004629 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004630 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004631 goto err_out_free_regions;
4632 }
4633
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004635 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004636
4637 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4638 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004639 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640 goto err_out_free_hw;
4641 }
4642
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004643 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004644 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004645 if (!hw->st_le)
4646 goto err_out_iounmap;
4647
Stephen Hemmingere3173832007-02-06 10:45:39 -08004648 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004649 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004650 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004651
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004652 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4653 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004654
Stephen Hemmingere3173832007-02-06 10:45:39 -08004655 sky2_reset(hw);
4656
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004657 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004658 if (!dev) {
4659 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004660 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004661 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004662
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004663 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4664 err = sky2_test_msi(hw);
4665 if (err == -EOPNOTSUPP)
4666 pci_disable_msi(pdev);
4667 else if (err)
4668 goto err_out_free_netdev;
4669 }
4670
Stephen Hemminger793b8832005-09-14 16:06:14 -07004671 err = register_netdev(dev);
4672 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004673 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674 goto err_out_free_netdev;
4675 }
4676
Brandon Philips33cb7d32009-10-29 13:58:07 +00004677 netif_carrier_off(dev);
4678
Stephen Hemminger6de16232007-10-17 13:26:42 -07004679 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4680
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004681 err = request_irq(pdev->irq, sky2_intr,
4682 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004683 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004684 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004685 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004686 goto err_out_unregister;
4687 }
4688 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004689 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004691 sky2_show_addr(dev);
4692
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004693 if (hw->ports > 1) {
4694 struct net_device *dev1;
4695
Stephen Hemmingerca519272009-09-14 06:22:29 +00004696 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004697 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004698 if (dev1 && (err = register_netdev(dev1)) == 0)
4699 sky2_show_addr(dev1);
4700 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004701 dev_warn(&pdev->dev,
4702 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004703 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004704 hw->ports = 1;
4705 if (dev1)
4706 free_netdev(dev1);
4707 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004708 }
4709
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004710 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004711 INIT_WORK(&hw->restart_work, sky2_restart);
4712
Stephen Hemminger793b8832005-09-14 16:06:14 -07004713 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004714 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004716 return 0;
4717
Stephen Hemminger793b8832005-09-14 16:06:14 -07004718err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004719 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004720 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004721 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004722err_out_free_netdev:
4723 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004724err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004725 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004726 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004727err_out_iounmap:
4728 iounmap(hw->regs);
4729err_out_free_hw:
4730 kfree(hw);
4731err_out_free_regions:
4732 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004733err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004734 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004735err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004736 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004737 return err;
4738}
4739
4740static void __devexit sky2_remove(struct pci_dev *pdev)
4741{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004742 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004743 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744
Stephen Hemminger793b8832005-09-14 16:06:14 -07004745 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004746 return;
4747
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004748 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004749 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004750
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004751 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004752 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004753
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004754 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004756 sky2_power_aux(hw);
4757
Stephen Hemminger793b8832005-09-14 16:06:14 -07004758 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004759 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004760
4761 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004762 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004763 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004764 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004765 pci_release_regions(pdev);
4766 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004768 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004769 free_netdev(hw->dev[i]);
4770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771 iounmap(hw->regs);
4772 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004773
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774 pci_set_drvdata(pdev, NULL);
4775}
4776
4777#ifdef CONFIG_PM
4778static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4779{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004780 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004781 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004782
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004783 if (!hw)
4784 return 0;
4785
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004786 del_timer_sync(&hw->watchdog_timer);
4787 cancel_work_sync(&hw->restart_work);
4788
Stephen Hemminger19720732009-08-14 05:15:16 +00004789 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004790 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004791 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004792 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004794 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004795
4796 if (sky2->wol)
4797 sky2_wol_init(sky2);
4798
4799 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004800 }
4801
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004802 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004803 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004804 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004805 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004806
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004807 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004808 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004809 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004810
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004811 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812}
4813
4814static int sky2_resume(struct pci_dev *pdev)
4815{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004816 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004817 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004818
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004819 if (!hw)
4820 return 0;
4821
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004822 err = pci_set_power_state(pdev, PCI_D0);
4823 if (err)
4824 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004825
4826 err = pci_restore_state(pdev);
4827 if (err)
4828 goto out;
4829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004830 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004831
4832 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004833 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4834 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4835 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004836 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004837
Stephen Hemmingere3173832007-02-06 10:45:39 -08004838 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004839 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004840 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004841
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004842 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004843 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004844 err = sky2_reattach(hw->dev[i]);
4845 if (err)
4846 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004847 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004848 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004849
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004850 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004851out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004852 rtnl_unlock();
4853
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004854 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004855 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004856 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004857}
4858#endif
4859
Stephen Hemmingere3173832007-02-06 10:45:39 -08004860static void sky2_shutdown(struct pci_dev *pdev)
4861{
4862 struct sky2_hw *hw = pci_get_drvdata(pdev);
4863 int i, wol = 0;
4864
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004865 if (!hw)
4866 return;
4867
Stephen Hemminger19720732009-08-14 05:15:16 +00004868 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004869 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004870
4871 for (i = 0; i < hw->ports; i++) {
4872 struct net_device *dev = hw->dev[i];
4873 struct sky2_port *sky2 = netdev_priv(dev);
4874
4875 if (sky2->wol) {
4876 wol = 1;
4877 sky2_wol_init(sky2);
4878 }
4879 }
4880
4881 if (wol)
4882 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004883 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004884
4885 pci_enable_wake(pdev, PCI_D3hot, wol);
4886 pci_enable_wake(pdev, PCI_D3cold, wol);
4887
4888 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004889 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004890}
4891
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004892static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004893 .name = DRV_NAME,
4894 .id_table = sky2_id_table,
4895 .probe = sky2_probe,
4896 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004897#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004898 .suspend = sky2_suspend,
4899 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004900#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004901 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004902};
4903
4904static int __init sky2_init_module(void)
4905{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004906 pr_info(PFX "driver version " DRV_VERSION "\n");
4907
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004908 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004909 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004910}
4911
4912static void __exit sky2_cleanup_module(void)
4913{
4914 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004915 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004916}
4917
4918module_init(sky2_init_module);
4919module_exit(sky2_cleanup_module);
4920
4921MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004922MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004923MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004924MODULE_VERSION(DRV_VERSION);