blob: 4fad8d2382ca8bf7abcea2c5adde2497c59109b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
43 * driver the list of errata that are relevant is below.going back to
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
94
95#define DRV_NAME "ata_piix"
Jeff Garzik669a5db2006-08-29 18:12:40 -040096#define DRV_VERSION "2.00ac6"
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98enum {
99 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
100 ICH5_PMR = 0x90, /* port mapping register */
101 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400102 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Tejun Heo219e6212006-03-05 14:28:51 +0900104 PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109 /* combined mode. if set, PATA is channel 0.
110 * if clear, PATA is channel 1.
111 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700112 PIIX_PORT_ENABLED = (1 << 0),
113 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 PIIX_80C_PRI = (1 << 5) | (1 << 4),
116 PIIX_80C_SEC = (1 << 7) | (1 << 6),
117
Tejun Heo1d076e52006-03-01 01:25:39 +0900118 /* controller IDs */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400119 piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
120 ich_pata_33 = 1, /* ICH up to UDMA 33 only */
121 ich_pata_66 = 2, /* ICH up to 66 Mhz */
122 ich_pata_100 = 3, /* ICH up to UDMA 100 */
123 ich_pata_133 = 4, /* ICH up to UDMA 133 */
124 ich5_sata = 5,
125 esb_sata = 6,
126 ich6_sata = 7,
127 ich6_sata_ahci = 8,
128 ich6m_sata_ahci = 9,
Jeff Garzikdd1dc802006-09-11 08:54:55 -0400129 ich7m_sata_ahci = 10,
130 ich8_sata_ahci = 11,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400131
Tejun Heod33f58b2006-03-01 01:25:39 +0900132 /* constants for mapping table */
133 P0 = 0, /* port 0 */
134 P1 = 1, /* port 1 */
135 P2 = 2, /* port 2 */
136 P3 = 3, /* port 3 */
137 IDE = -1, /* IDE */
138 NA = -2, /* not avaliable */
139 RV = -3, /* reserved */
140
Greg Felix7b6dbd62005-07-28 15:54:15 -0400141 PIIX_AHCI_DEVICE = 6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142};
143
Tejun Heod33f58b2006-03-01 01:25:39 +0900144struct piix_map_db {
145 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400146 const u16 port_enable;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400147 const int present_shift;
Tejun Heod33f58b2006-03-01 01:25:39 +0900148 const int map[][4];
149};
150
Tejun Heod96715c2006-06-29 01:58:28 +0900151struct piix_host_priv {
152 const int *map;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400153 const struct piix_map_db *map_db;
Tejun Heod96715c2006-06-29 01:58:28 +0900154};
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156static int piix_init_one (struct pci_dev *pdev,
157 const struct pci_device_id *ent);
Jeff Garzikcca39742006-08-24 03:19:22 -0400158static void piix_host_stop(struct ata_host *host);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400159static void piix_pata_error_handler(struct ata_port *ap);
160static void ich_pata_error_handler(struct ata_port *ap);
161static void piix_sata_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
163static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166static unsigned int in_module_init = 1;
167
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500168static const struct pci_device_id piix_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#ifdef ATA_ENABLE_PATA
Jeff Garzik669a5db2006-08-29 18:12:40 -0400170 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
171 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
Jens Axboef8332292006-10-31 09:31:37 +0100172 { 0x8086, 0x7110, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400173 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
174 { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
175 { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
176 /* Intel PIIX4 */
177 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
178 /* Intel PIIX4 */
179 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
180 /* Intel PIIX */
181 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
182 /* Intel ICH (i810, i815, i840) UDMA 66*/
183 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
184 /* Intel ICH0 : UDMA 33*/
185 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
186 /* Intel ICH2M */
187 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
188 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
189 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
190 /* Intel ICH3M */
191 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
192 /* Intel ICH3 (E7500/1) UDMA 100 */
193 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
194 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
195 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
196 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH5 */
198 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
199 /* C-ICH (i810E2) */
200 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400201 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400202 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
203 /* ICH6 (and 6) (i915) UDMA 100 */
204 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* ICH7/7-R (i945, i975) UDMA 100*/
206 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
207 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#endif
209
210 /* NOTE: The following PCI ids must be kept in sync with the
211 * list in drivers/pci/quirks.c.
212 */
213
Tejun Heo1d076e52006-03-01 01:25:39 +0900214 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900216 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900218 /* 6300ESB (ICH5 variant with broken PCS present bits) */
219 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
220 /* 6300ESB pretending RAID */
221 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
222 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500225 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
227 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
228 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500229 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo67083742006-09-11 06:29:03 +0900231 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich7m_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* Enterprise Southbridge 2 (where's the datasheet?) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500233 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400235 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* SATA Controller 2 IDE (ICH8, ditto) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400237 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* Mobile SATA Controller IDE (ICH8M, ditto) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400239 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241 { } /* terminate list */
242};
243
244static struct pci_driver piix_pci_driver = {
245 .name = DRV_NAME,
246 .id_table = piix_pci_tbl,
247 .probe = piix_init_one,
248 .remove = ata_pci_remove_one,
Jens Axboe9b847542006-01-06 09:28:07 +0100249 .suspend = ata_pci_device_suspend,
250 .resume = ata_pci_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251};
252
Jeff Garzik193515d2005-11-07 00:59:37 -0500253static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .module = THIS_MODULE,
255 .name = DRV_NAME,
256 .ioctl = ata_scsi_ioctl,
257 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 .can_queue = ATA_DEF_QUEUE,
259 .this_id = ATA_SHT_THIS_ID,
260 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
262 .emulated = ATA_SHT_EMULATED,
263 .use_clustering = ATA_SHT_USE_CLUSTERING,
264 .proc_name = DRV_NAME,
265 .dma_boundary = ATA_DMA_BOUNDARY,
266 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900267 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 .bios_param = ata_std_bios_param,
Jens Axboe9b847542006-01-06 09:28:07 +0100269 .resume = ata_scsi_device_resume,
270 .suspend = ata_scsi_device_suspend,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271};
272
Jeff Garzik057ace52005-10-22 14:27:05 -0400273static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 .port_disable = ata_port_disable,
275 .set_piomode = piix_set_piomode,
276 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800277 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 .tf_load = ata_tf_load,
280 .tf_read = ata_tf_read,
281 .check_status = ata_check_status,
282 .exec_command = ata_exec_command,
283 .dev_select = ata_std_dev_select,
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .bmdma_setup = ata_bmdma_setup,
286 .bmdma_start = ata_bmdma_start,
287 .bmdma_stop = ata_bmdma_stop,
288 .bmdma_status = ata_bmdma_status,
289 .qc_prep = ata_qc_prep,
290 .qc_issue = ata_qc_issue_prot,
Albert Lee89bad582006-05-26 13:49:18 +0800291 .data_xfer = ata_pio_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Tejun Heo3f037db2006-05-15 20:58:25 +0900293 .freeze = ata_bmdma_freeze,
294 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900295 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900296 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 .irq_handler = ata_interrupt,
299 .irq_clear = ata_bmdma_irq_clear,
300
301 .port_start = ata_port_start,
302 .port_stop = ata_port_stop,
Tejun Heod96715c2006-06-29 01:58:28 +0900303 .host_stop = piix_host_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304};
305
Jeff Garzik669a5db2006-08-29 18:12:40 -0400306static const struct ata_port_operations ich_pata_ops = {
307 .port_disable = ata_port_disable,
308 .set_piomode = piix_set_piomode,
309 .set_dmamode = ich_set_dmamode,
310 .mode_filter = ata_pci_default_filter,
311
312 .tf_load = ata_tf_load,
313 .tf_read = ata_tf_read,
314 .check_status = ata_check_status,
315 .exec_command = ata_exec_command,
316 .dev_select = ata_std_dev_select,
317
318 .bmdma_setup = ata_bmdma_setup,
319 .bmdma_start = ata_bmdma_start,
320 .bmdma_stop = ata_bmdma_stop,
321 .bmdma_status = ata_bmdma_status,
322 .qc_prep = ata_qc_prep,
323 .qc_issue = ata_qc_issue_prot,
324 .data_xfer = ata_pio_data_xfer,
325
326 .freeze = ata_bmdma_freeze,
327 .thaw = ata_bmdma_thaw,
328 .error_handler = ich_pata_error_handler,
329 .post_internal_cmd = ata_bmdma_post_internal_cmd,
330
331 .irq_handler = ata_interrupt,
332 .irq_clear = ata_bmdma_irq_clear,
333
334 .port_start = ata_port_start,
335 .port_stop = ata_port_stop,
336 .host_stop = ata_host_stop,
337};
338
Jeff Garzik057ace52005-10-22 14:27:05 -0400339static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 .port_disable = ata_port_disable,
341
342 .tf_load = ata_tf_load,
343 .tf_read = ata_tf_read,
344 .check_status = ata_check_status,
345 .exec_command = ata_exec_command,
346 .dev_select = ata_std_dev_select,
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 .bmdma_setup = ata_bmdma_setup,
349 .bmdma_start = ata_bmdma_start,
350 .bmdma_stop = ata_bmdma_stop,
351 .bmdma_status = ata_bmdma_status,
352 .qc_prep = ata_qc_prep,
353 .qc_issue = ata_qc_issue_prot,
Albert Lee89bad582006-05-26 13:49:18 +0800354 .data_xfer = ata_pio_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Tejun Heo3f037db2006-05-15 20:58:25 +0900356 .freeze = ata_bmdma_freeze,
357 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900358 .error_handler = piix_sata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900359 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 .irq_handler = ata_interrupt,
362 .irq_clear = ata_bmdma_irq_clear,
363
364 .port_start = ata_port_start,
365 .port_stop = ata_port_stop,
Tejun Heod96715c2006-06-29 01:58:28 +0900366 .host_stop = piix_host_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367};
368
Tejun Heod96715c2006-06-29 01:58:28 +0900369static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900370 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400371 .port_enable = 0x3,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400372 .present_shift = 4,
Tejun Heod33f58b2006-03-01 01:25:39 +0900373 .map = {
374 /* PM PS SM SS MAP */
375 { P0, NA, P1, NA }, /* 000b */
376 { P1, NA, P0, NA }, /* 001b */
377 { RV, RV, RV, RV },
378 { RV, RV, RV, RV },
379 { P0, P1, IDE, IDE }, /* 100b */
380 { P1, P0, IDE, IDE }, /* 101b */
381 { IDE, IDE, P0, P1 }, /* 110b */
382 { IDE, IDE, P1, P0 }, /* 111b */
383 },
384};
385
Tejun Heod96715c2006-06-29 01:58:28 +0900386static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900387 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400388 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400389 .present_shift = 4,
Tejun Heod33f58b2006-03-01 01:25:39 +0900390 .map = {
391 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900392 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900393 { IDE, IDE, P1, P3 }, /* 01b */
394 { P0, P2, IDE, IDE }, /* 10b */
395 { RV, RV, RV, RV },
396 },
397};
398
Tejun Heod96715c2006-06-29 01:58:28 +0900399static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900400 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400401 .port_enable = 0x5,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400402 .present_shift = 4,
Tejun Heod33f58b2006-03-01 01:25:39 +0900403 .map = {
404 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900405 { P0, P2, RV, RV }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900406 { RV, RV, RV, RV },
407 { P0, P2, IDE, IDE }, /* 10b */
408 { RV, RV, RV, RV },
409 },
410};
411
Tejun Heo67083742006-09-11 06:29:03 +0900412static const struct piix_map_db ich7m_map_db = {
413 .mask = 0x3,
414 .port_enable = 0x5,
415 .present_shift = 4,
416
417 /* Map 01b isn't specified in the doc but some notebooks use
418 * it anyway. ATM, the only case spotted carries subsystem ID
419 * 1025:0107. This is the only difference from ich6m.
420 */
421 .map = {
422 /* PM PS SM SS MAP */
423 { P0, P2, RV, RV }, /* 00b */
424 { IDE, IDE, P1, P3 }, /* 01b */
425 { P0, P2, IDE, IDE }, /* 10b */
426 { RV, RV, RV, RV },
427 },
428};
429
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400430static const struct piix_map_db ich8_map_db = {
431 .mask = 0x3,
432 .port_enable = 0x3,
433 .present_shift = 8,
434 .map = {
435 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700436 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400437 { RV, RV, RV, RV },
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700438 { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400439 { RV, RV, RV, RV },
440 },
441};
442
Tejun Heod96715c2006-06-29 01:58:28 +0900443static const struct piix_map_db *piix_map_db_table[] = {
444 [ich5_sata] = &ich5_map_db,
445 [esb_sata] = &ich5_map_db,
446 [ich6_sata] = &ich6_map_db,
447 [ich6_sata_ahci] = &ich6_map_db,
448 [ich6m_sata_ahci] = &ich6m_map_db,
Tejun Heo67083742006-09-11 06:29:03 +0900449 [ich7m_sata_ahci] = &ich7m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400450 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900451};
452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453static struct ata_port_info piix_port_info[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400454 /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900455 {
456 .sht = &piix_sht,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400457 .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
Tejun Heo1d076e52006-03-01 01:25:39 +0900458 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400459 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900460 .udma_mask = ATA_UDMA_MASK_40C,
461 .port_ops = &piix_pata_ops,
462 },
463
Jeff Garzik669a5db2006-08-29 18:12:40 -0400464 /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 {
466 .sht = &piix_sht,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400467 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
468 .pio_mask = 0x1f, /* pio 0-4 */
469 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
470 .udma_mask = ATA_UDMA2, /* UDMA33 */
471 .port_ops = &ich_pata_ops,
472 },
473 /* ich_pata_66: 2 ICH controllers up to 66MHz */
474 {
475 .sht = &piix_sht,
476 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
477 .pio_mask = 0x1f, /* pio 0-4 */
478 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
479 .udma_mask = ATA_UDMA4,
480 .port_ops = &ich_pata_ops,
481 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400482
Jeff Garzik669a5db2006-08-29 18:12:40 -0400483 /* ich_pata_100: 3 */
484 {
485 .sht = &piix_sht,
486 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489 .udma_mask = ATA_UDMA5, /* udma0-5 */
490 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 },
492
Jeff Garzik669a5db2006-08-29 18:12:40 -0400493 /* ich_pata_133: 4 ICH with full UDMA6 */
494 {
495 .sht = &piix_sht,
496 .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
497 .pio_mask = 0x1f, /* pio 0-4 */
498 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
499 .udma_mask = ATA_UDMA6, /* UDMA133 */
500 .port_ops = &ich_pata_ops,
501 },
502
503 /* ich5_sata: 5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 {
505 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400506 .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
Tejun Heof3745a3f2006-08-22 21:06:46 +0900507 PIIX_FLAG_IGNORE_PCS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 .pio_mask = 0x1f, /* pio0-4 */
509 .mwdma_mask = 0x07, /* mwdma0-2 */
510 .udma_mask = 0x7f, /* udma0-6 */
511 .port_ops = &piix_sata_ops,
512 },
513
Jeff Garzik669a5db2006-08-29 18:12:40 -0400514 /* i6300esb_sata: 6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 {
516 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400517 .flags = ATA_FLAG_SATA |
Tejun Heo219e6212006-03-05 14:28:51 +0900518 PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 .pio_mask = 0x1f, /* pio0-4 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900520 .mwdma_mask = 0x07, /* mwdma0-2 */
521 .udma_mask = 0x7f, /* udma0-6 */
522 .port_ops = &piix_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 },
524
Jeff Garzik669a5db2006-08-29 18:12:40 -0400525 /* ich6_sata: 7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 {
527 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400528 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900529 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 .pio_mask = 0x1f, /* pio0-4 */
531 .mwdma_mask = 0x07, /* mwdma0-2 */
532 .udma_mask = 0x7f, /* udma0-6 */
533 .port_ops = &piix_sata_ops,
534 },
535
Jeff Garzikdd1dc802006-09-11 08:54:55 -0400536 /* ich6_sata_ahci: 8 */
Jason Gastonc368ca42005-04-16 15:24:44 -0700537 {
538 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400539 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900540 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
541 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700542 .pio_mask = 0x1f, /* pio0-4 */
543 .mwdma_mask = 0x07, /* mwdma0-2 */
544 .udma_mask = 0x7f, /* udma0-6 */
545 .port_ops = &piix_sata_ops,
546 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900547
Jeff Garzik669a5db2006-08-29 18:12:40 -0400548 /* ich6m_sata_ahci: 9 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900549 {
550 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400551 .flags = ATA_FLAG_SATA |
Tejun Heod33f58b2006-03-01 01:25:39 +0900552 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
553 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900554 .pio_mask = 0x1f, /* pio0-4 */
555 .mwdma_mask = 0x07, /* mwdma0-2 */
556 .udma_mask = 0x7f, /* udma0-6 */
557 .port_ops = &piix_sata_ops,
558 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400559
Jeff Garzikdd1dc802006-09-11 08:54:55 -0400560 /* ich7m_sata_ahci: 10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 {
562 .sht = &piix_sht,
Jeff Garzikb0fea352006-09-13 00:25:23 -0400563 .flags = ATA_FLAG_SATA |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
565 PIIX_FLAG_AHCI,
566 .pio_mask = 0x1f, /* pio0-4 */
567 .mwdma_mask = 0x07, /* mwdma0-2 */
568 .udma_mask = 0x7f, /* udma0-6 */
569 .port_ops = &piix_sata_ops,
570 },
571
Jeff Garzikdd1dc802006-09-11 08:54:55 -0400572 /* ich8_sata_ahci: 11 */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400573 {
574 .sht = &piix_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400575 .flags = ATA_FLAG_SATA |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400576 PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
577 PIIX_FLAG_AHCI,
578 .pio_mask = 0x1f, /* pio0-4 */
579 .mwdma_mask = 0x07, /* mwdma0-2 */
580 .udma_mask = 0x7f, /* udma0-6 */
581 .port_ops = &piix_sata_ops,
582 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584};
585
586static struct pci_bits piix_enable_bits[] = {
587 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
588 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
589};
590
591MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
592MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
593MODULE_LICENSE("GPL");
594MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
595MODULE_VERSION(DRV_VERSION);
596
Tejun Heo9dd9c162006-08-22 21:15:58 +0900597static int force_pcs = 0;
598module_param(force_pcs, int, 0444);
599MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
600 "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602/**
603 * piix_pata_cbl_detect - Probe host controller cable detect info
604 * @ap: Port for which cable detect info is desired
605 *
606 * Read 80c cable indicator from ATA PCI device's PCI config
607 * register. This register is normally set by firmware (BIOS).
608 *
609 * LOCKING:
610 * None (inherited from caller).
611 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400612
613static void ich_pata_cbl_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Jeff Garzikcca39742006-08-24 03:19:22 -0400615 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 u8 tmp, mask;
617
618 /* no 80c support in host controller? */
619 if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
620 goto cbl40;
621
622 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900623 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
625 if ((tmp & mask) == 0)
626 goto cbl40;
627
628 ap->cbl = ATA_CBL_PATA80;
629 return;
630
631cbl40:
632 ap->cbl = ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/**
Tejun Heoccc46722006-05-31 18:28:14 +0900636 * piix_pata_prereset - prereset for PATA host controller
Tejun Heo573db6b2006-02-15 15:01:42 +0900637 * @ap: Target port
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 *
640 * LOCKING:
641 * None (inherited from caller).
642 */
Tejun Heoccc46722006-05-31 18:28:14 +0900643static int piix_pata_prereset(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Jeff Garzikcca39742006-08-24 03:19:22 -0400645 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Alan Coxc9619222006-09-26 17:53:38 +0100647 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
648 return -ENOENT;
649
Jeff Garzik669a5db2006-08-29 18:12:40 -0400650 ap->cbl = ATA_CBL_PATA40;
Tejun Heoccc46722006-05-31 18:28:14 +0900651 return ata_std_prereset(ap);
652}
653
654static void piix_pata_error_handler(struct ata_port *ap)
655{
656 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
657 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Jeff Garzik669a5db2006-08-29 18:12:40 -0400660
661/**
662 * ich_pata_prereset - prereset for PATA host controller
663 * @ap: Target port
664 *
665 *
666 * LOCKING:
667 * None (inherited from caller).
668 */
669static int ich_pata_prereset(struct ata_port *ap)
670{
671 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
672
673 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
674 ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
675 ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
676 return 0;
677 }
678
679 ich_pata_cbl_detect(ap);
680
681 return ata_std_prereset(ap);
682}
683
684static void ich_pata_error_handler(struct ata_port *ap)
685{
686 ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
687 ata_std_postreset);
688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690/**
Tejun Heof1a58ec2006-08-20 17:56:38 +0900691 * piix_sata_present_mask - determine present mask for SATA host controller
Tejun Heoccc46722006-05-31 18:28:14 +0900692 * @ap: Target port
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 *
Tejun Heof1a58ec2006-08-20 17:56:38 +0900694 * Reads SATA PCI device's PCI config register Port Configuration
695 * and Status (PCS) to determine port and device availability.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 *
697 * LOCKING:
698 * None (inherited from caller).
699 *
700 * RETURNS:
Tejun Heof1a58ec2006-08-20 17:56:38 +0900701 * determined present_mask
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 */
Tejun Heof1a58ec2006-08-20 17:56:38 +0900703static unsigned int piix_sata_present_mask(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
Jeff Garzikcca39742006-08-24 03:19:22 -0400705 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
706 struct piix_host_priv *hpriv = ap->host->private_data;
Tejun Heod96715c2006-06-29 01:58:28 +0900707 const unsigned int *map = hpriv->map;
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900708 int base = 2 * ap->port_no;
Tejun Heof1a58ec2006-08-20 17:56:38 +0900709 unsigned int present_mask = 0;
Tejun Heod133eca2006-03-01 01:25:39 +0900710 int port, i;
Jeff Garzikea35d292006-07-11 11:48:50 -0400711 u16 pcs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
Jeff Garzikea35d292006-07-11 11:48:50 -0400713 pci_read_config_word(pdev, ICH5_PCS, &pcs);
Tejun Heod133eca2006-03-01 01:25:39 +0900714 DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Tejun Heod133eca2006-03-01 01:25:39 +0900716 for (i = 0; i < 2; i++) {
717 port = map[base + i];
718 if (port < 0)
719 continue;
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400720 if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
721 (pcs & 1 << (hpriv->map_db->present_shift + port)))
Tejun Heof1a58ec2006-08-20 17:56:38 +0900722 present_mask |= 1 << i;
Tejun Heod133eca2006-03-01 01:25:39 +0900723 }
724
Tejun Heof1a58ec2006-08-20 17:56:38 +0900725 DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
726 ap->id, pcs, present_mask);
Tejun Heod133eca2006-03-01 01:25:39 +0900727
Tejun Heof1a58ec2006-08-20 17:56:38 +0900728 return present_mask;
729}
730
731/**
732 * piix_sata_softreset - reset SATA host port via ATA SRST
733 * @ap: port to reset
734 * @classes: resulting classes of attached devices
735 *
736 * Reset SATA host port via ATA SRST. On controllers with
737 * reliable PCS present bits, the bits are used to determine
738 * device presence.
739 *
740 * LOCKING:
741 * Kernel thread context (may sleep)
742 *
743 * RETURNS:
744 * 0 on success, -errno otherwise.
745 */
746static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
747{
748 unsigned int present_mask;
749 int i, rc;
750
751 present_mask = piix_sata_present_mask(ap);
752
753 rc = ata_std_softreset(ap, classes);
754 if (rc)
755 return rc;
756
757 for (i = 0; i < ATA_MAX_DEVICES; i++) {
758 if (!(present_mask & (1 << i)))
759 classes[i] = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 }
761
Tejun Heof1a58ec2006-08-20 17:56:38 +0900762 return 0;
Tejun Heoccc46722006-05-31 18:28:14 +0900763}
764
765static void piix_sata_error_handler(struct ata_port *ap)
766{
Tejun Heof1a58ec2006-08-20 17:56:38 +0900767 ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
Tejun Heoccc46722006-05-31 18:28:14 +0900768 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769}
770
771/**
772 * piix_set_piomode - Initialize host controller PATA PIO timings
773 * @ap: Port whose timings we are configuring
774 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 *
776 * Set PIO mode for device, in host controller PCI config space.
777 *
778 * LOCKING:
779 * None (inherited from caller).
780 */
781
782static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
783{
784 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400785 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900787 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 unsigned int slave_port = 0x44;
789 u16 master_data;
790 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400791 u8 udma_enable;
792 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400793
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 /*
795 * See Intel Document 298600-004 for the timing programing rules
796 * for ICH controllers.
797 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
799 static const /* ISP RTC */
800 u8 timings[][2] = { { 0, 0 },
801 { 0, 0 },
802 { 1, 0 },
803 { 2, 1 },
804 { 2, 3 }, };
805
Jeff Garzik669a5db2006-08-29 18:12:40 -0400806 if (pio >= 2)
807 control |= 1; /* TIME1 enable */
808 if (ata_pio_need_iordy(adev))
809 control |= 2; /* IE enable */
810
Jeff Garzik85cd7252006-08-31 00:03:49 -0400811 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 if (adev->class == ATA_DEV_ATA)
813 control |= 4; /* PPE enable */
814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 pci_read_config_word(dev, master_port, &master_data);
816 if (is_slave) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400817 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400819 /* enable PPE1, IE1 and TIME1 as needed */
820 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900822 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400823 /* Load the timing nibble for this slave */
824 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 /* Master keeps the bits in a different format */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 master_data &= 0xccf8;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828 /* Enable PPE, IE and TIME as appropriate */
829 master_data |= control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 master_data |=
831 (timings[pio][0] << 12) |
832 (timings[pio][1] << 8);
833 }
834 pci_write_config_word(dev, master_port, master_data);
835 if (is_slave)
836 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400837
838 /* Ensure the UDMA bit is off - it will be turned back on if
839 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400840
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 if (ap->udma_mask) {
842 pci_read_config_byte(dev, 0x48, &udma_enable);
843 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
844 pci_write_config_byte(dev, 0x48, udma_enable);
845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846}
847
848/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400849 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400851 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200853 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 *
855 * Set UDMA mode for device, in host controller PCI config space.
856 *
857 * LOCKING:
858 * None (inherited from caller).
859 */
860
Jeff Garzik669a5db2006-08-29 18:12:40 -0400861static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
Jeff Garzikcca39742006-08-24 03:19:22 -0400863 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400864 u8 master_port = ap->port_no ? 0x42 : 0x40;
865 u16 master_data;
866 u8 speed = adev->dma_mode;
867 int devid = adev->devno + 2 * ap->port_no;
868 u8 udma_enable;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400869
Jeff Garzik669a5db2006-08-29 18:12:40 -0400870 static const /* ISP RTC */
871 u8 timings[][2] = { { 0, 0 },
872 { 0, 0 },
873 { 1, 0 },
874 { 2, 1 },
875 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Jeff Garzik669a5db2006-08-29 18:12:40 -0400877 pci_read_config_word(dev, master_port, &master_data);
878 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
880 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400881 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
882 u16 udma_timing;
883 u16 ideconf;
884 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400885
Jeff Garzik669a5db2006-08-29 18:12:40 -0400886 /*
887 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400888 * selection of dividers
889 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400890 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400891 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400892 */
893 u_speed = min(2 - (udma & 1), udma);
894 if (udma == 5)
895 u_clock = 0x1000; /* 100Mhz */
896 else if (udma > 2)
897 u_clock = 1; /* 66Mhz */
898 else
899 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400900
Jeff Garzik669a5db2006-08-29 18:12:40 -0400901 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400902
Jeff Garzik669a5db2006-08-29 18:12:40 -0400903 /* Load the CT/RP selection */
904 pci_read_config_word(dev, 0x4A, &udma_timing);
905 udma_timing &= ~(3 << (4 * devid));
906 udma_timing |= u_speed << (4 * devid);
907 pci_write_config_word(dev, 0x4A, udma_timing);
908
Jeff Garzik85cd7252006-08-31 00:03:49 -0400909 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400910 /* Select a 33/66/100Mhz clock */
911 pci_read_config_word(dev, 0x54, &ideconf);
912 ideconf &= ~(0x1001 << devid);
913 ideconf |= u_clock << devid;
914 /* For ICH or later we should set bit 10 for better
915 performance (WR_PingPong_En) */
916 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400919 /*
920 * MWDMA is driven by the PIO timings. We must also enable
921 * IORDY unconditionally along with TIME1. PPE has already
922 * been set when the PIO timing was set.
923 */
924 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
925 unsigned int control;
926 u8 slave_data;
927 const unsigned int needed_pio[3] = {
928 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
929 };
930 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400931
Jeff Garzik669a5db2006-08-29 18:12:40 -0400932 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400933
Jeff Garzik669a5db2006-08-29 18:12:40 -0400934 /* If the drive MWDMA is faster than it can do PIO then
935 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400936
Jeff Garzik669a5db2006-08-29 18:12:40 -0400937 if (adev->pio_mode < needed_pio[mwdma])
938 /* Enable DMA timing only */
939 control |= 8; /* PIO cycles in PIO0 */
940
941 if (adev->devno) { /* Slave */
942 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
943 master_data |= control << 4;
944 pci_read_config_byte(dev, 0x44, &slave_data);
945 slave_data &= (0x0F + 0xE1 * ap->port_no);
946 /* Load the matching timing */
947 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
948 pci_write_config_byte(dev, 0x44, slave_data);
949 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400950 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400951 and master timing bits */
952 master_data |= control;
953 master_data |=
954 (timings[pio][0] << 12) |
955 (timings[pio][1] << 8);
956 }
957 udma_enable &= ~(1 << devid);
958 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400960 /* Don't scribble on 0x48 if the controller does not support UDMA */
961 if (ap->udma_mask)
962 pci_write_config_byte(dev, 0x48, udma_enable);
963}
964
965/**
966 * piix_set_dmamode - Initialize host controller PATA DMA timings
967 * @ap: Port whose timings we are configuring
968 * @adev: um
969 *
970 * Set MW/UDMA mode for device, in host controller PCI config space.
971 *
972 * LOCKING:
973 * None (inherited from caller).
974 */
975
976static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
977{
978 do_pata_set_dmamode(ap, adev, 0);
979}
980
981/**
982 * ich_set_dmamode - Initialize host controller PATA DMA timings
983 * @ap: Port whose timings we are configuring
984 * @adev: um
985 *
986 * Set MW/UDMA mode for device, in host controller PCI config space.
987 *
988 * LOCKING:
989 * None (inherited from caller).
990 */
991
992static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
993{
994 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997#define AHCI_PCI_BAR 5
998#define AHCI_GLOBAL_CTL 0x04
999#define AHCI_ENABLE (1 << 31)
1000static int piix_disable_ahci(struct pci_dev *pdev)
1001{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001002 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 u32 tmp;
1004 int rc = 0;
1005
1006 /* BUG: pci_enable_device has not yet been called. This
1007 * works because this device is usually set up by BIOS.
1008 */
1009
Jeff Garzik374b1872005-08-30 05:42:52 -04001010 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1011 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001013
Jeff Garzik374b1872005-08-30 05:42:52 -04001014 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 if (!mmio)
1016 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1019 if (tmp & AHCI_ENABLE) {
1020 tmp &= ~AHCI_ENABLE;
1021 writel(tmp, mmio + AHCI_GLOBAL_CTL);
1022
1023 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1024 if (tmp & AHCI_ENABLE)
1025 rc = -EIO;
1026 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001027
Jeff Garzik374b1872005-08-30 05:42:52 -04001028 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 return rc;
1030}
1031
1032/**
Alan Coxc621b142005-12-08 19:22:28 +00001033 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001034 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001035 *
Alan Coxc621b142005-12-08 19:22:28 +00001036 * Check for the present of 450NX errata #19 and errata #25. If
1037 * they are found return an error code so we can turn off DMA
1038 */
1039
1040static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1041{
1042 struct pci_dev *pdev = NULL;
1043 u16 cfg;
1044 u8 rev;
1045 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001046
Alan Coxc621b142005-12-08 19:22:28 +00001047 while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
1048 {
1049 /* Look for 450NX PXB. Check for problem configurations
1050 A PCI quirk checks bit 6 already */
1051 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
1052 pci_read_config_word(pdev, 0x41, &cfg);
1053 /* Only on the original revision: IDE DMA can hang */
Alan Cox31a34fe2006-05-22 22:58:14 +01001054 if (rev == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001055 no_piix_dma = 1;
1056 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Alan Cox31a34fe2006-05-22 22:58:14 +01001057 else if (cfg & (1<<14) && rev < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001058 no_piix_dma = 2;
1059 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001060 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001061 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001062 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001063 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1064 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001065}
Alan Coxc621b142005-12-08 19:22:28 +00001066
Jeff Garzikea35d292006-07-11 11:48:50 -04001067static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001068 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001069 const struct piix_map_db *map_db)
1070{
1071 u16 pcs, new_pcs;
1072
1073 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1074
1075 new_pcs = pcs | map_db->port_enable;
1076
1077 if (new_pcs != pcs) {
1078 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1079 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1080 msleep(150);
1081 }
Tejun Heo9dd9c162006-08-22 21:15:58 +09001082
1083 if (force_pcs == 1) {
1084 dev_printk(KERN_INFO, &pdev->dev,
1085 "force ignoring PCS (0x%x)\n", new_pcs);
Jeff Garzikcca39742006-08-24 03:19:22 -04001086 pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
1087 pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
Tejun Heo9dd9c162006-08-22 21:15:58 +09001088 } else if (force_pcs == 2) {
1089 dev_printk(KERN_INFO, &pdev->dev,
1090 "force honoring PCS (0x%x)\n", new_pcs);
Jeff Garzikcca39742006-08-24 03:19:22 -04001091 pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
1092 pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
Tejun Heo9dd9c162006-08-22 21:15:58 +09001093 }
Jeff Garzikea35d292006-07-11 11:48:50 -04001094}
1095
Tejun Heod33f58b2006-03-01 01:25:39 +09001096static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001097 struct ata_port_info *pinfo,
1098 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001099{
Tejun Heod96715c2006-06-29 01:58:28 +09001100 struct piix_host_priv *hpriv = pinfo[0].private_data;
Tejun Heod33f58b2006-03-01 01:25:39 +09001101 const unsigned int *map;
1102 int i, invalid_map = 0;
1103 u8 map_value;
1104
1105 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1106
1107 map = map_db->map[map_value & map_db->mask];
1108
1109 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1110 for (i = 0; i < 4; i++) {
1111 switch (map[i]) {
1112 case RV:
1113 invalid_map = 1;
1114 printk(" XX");
1115 break;
1116
1117 case NA:
1118 printk(" --");
1119 break;
1120
1121 case IDE:
1122 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001123 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b75f2006-08-05 03:59:13 +09001124 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001125 i++;
1126 printk(" IDE IDE");
1127 break;
1128
1129 default:
1130 printk(" P%d", map[i]);
1131 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001132 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001133 break;
1134 }
1135 }
1136 printk(" ]\n");
1137
1138 if (invalid_map)
1139 dev_printk(KERN_ERR, &pdev->dev,
1140 "invalid MAP value %u\n", map_value);
1141
Tejun Heod96715c2006-06-29 01:58:28 +09001142 hpriv->map = map;
Jeff Garzik08f12ed2006-07-11 11:57:44 -04001143 hpriv->map_db = map_db;
Tejun Heod33f58b2006-03-01 01:25:39 +09001144}
1145
Alan Coxc621b142005-12-08 19:22:28 +00001146/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 * piix_init_one - Register PIIX ATA PCI device with kernel services
1148 * @pdev: PCI device to register
1149 * @ent: Entry in piix_pci_tbl matching with @pdev
1150 *
1151 * Called from kernel PCI layer. We probe for combined mode (sigh),
1152 * and then hand over control to libata, for it to do the rest.
1153 *
1154 * LOCKING:
1155 * Inherited from PCI layer (may sleep).
1156 *
1157 * RETURNS:
1158 * Zero on success, or -ERRNO value.
1159 */
1160
1161static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1162{
1163 static int printed_version;
Tejun Heod33f58b2006-03-01 01:25:39 +09001164 struct ata_port_info port_info[2];
1165 struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001166 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001167 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001170 dev_printk(KERN_DEBUG, &pdev->dev,
1171 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 /* no hotplugging support (FIXME) */
1174 if (!in_module_init)
1175 return -ENODEV;
1176
Tejun Heod96715c2006-06-29 01:58:28 +09001177 hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
1178 if (!hpriv)
1179 return -ENOMEM;
1180
Tejun Heod33f58b2006-03-01 01:25:39 +09001181 port_info[0] = piix_port_info[ent->driver_data];
1182 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001183 port_info[0].private_data = hpriv;
1184 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Jeff Garzikcca39742006-08-24 03:19:22 -04001186 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001187
Jeff Garzikcca39742006-08-24 03:19:22 -04001188 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001189 u8 tmp;
1190 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1191 if (tmp == PIIX_AHCI_DEVICE) {
1192 int rc = piix_disable_ahci(pdev);
1193 if (rc)
1194 return rc;
1195 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 }
1197
Tejun Heod33f58b2006-03-01 01:25:39 +09001198 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001199 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001200 piix_init_sata_map(pdev, port_info,
1201 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001202 piix_init_pcs(pdev, port_info,
1203 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001204 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
1206 /* On ICH5, some BIOSen disable the interrupt using the
1207 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1208 * On ICH6, this bit has the same effect, but only when
1209 * MSI is disabled (and it is disabled, as we don't use
1210 * message-signalled interrupts currently).
1211 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001212 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001213 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Alan Coxc621b142005-12-08 19:22:28 +00001215 if (piix_check_450nx_errata(pdev)) {
1216 /* This writes into the master table but it does not
1217 really matter for this errata as we will apply it to
1218 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001219 port_info[0].mwdma_mask = 0;
1220 port_info[0].udma_mask = 0;
1221 port_info[1].mwdma_mask = 0;
1222 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001223 }
Tejun Heod33f58b2006-03-01 01:25:39 +09001224 return ata_pci_init_one(pdev, ppinfo, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225}
1226
Jeff Garzikcca39742006-08-24 03:19:22 -04001227static void piix_host_stop(struct ata_host *host)
Tejun Heod96715c2006-06-29 01:58:28 +09001228{
Jeff Garzikcca39742006-08-24 03:19:22 -04001229 struct piix_host_priv *hpriv = host->private_data;
Jeff Garzik24dd01b2006-08-14 14:22:54 -04001230
Jeff Garzikcca39742006-08-24 03:19:22 -04001231 ata_host_stop(host);
Jeff Garzik24dd01b2006-08-14 14:22:54 -04001232
1233 kfree(hpriv);
Tejun Heod96715c2006-06-29 01:58:28 +09001234}
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236static int __init piix_init(void)
1237{
1238 int rc;
1239
Pavel Roskinb7887192006-08-10 18:13:18 +09001240 DPRINTK("pci_register_driver\n");
1241 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 if (rc)
1243 return rc;
1244
1245 in_module_init = 0;
1246
1247 DPRINTK("done\n");
1248 return 0;
1249}
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251static void __exit piix_exit(void)
1252{
1253 pci_unregister_driver(&piix_pci_driver);
1254}
1255
1256module_init(piix_init);
1257module_exit(piix_exit);